



This is the **accepted version** of the article:

Pedreira Rincon, Gerard; Martin Martinez, Javier; Saraza-Canflanca, Pablo; [et al.]. «Unified RTN and BTI statistical compact modeling from a defect-centric perspective». Solid-State Electronics, Vol. 185 (November 2021), p. 108112. DOI 10.1016/j.sse.2021.108112

This version is available at https://ddd.uab.cat/record/249450  $\,$ 

under the terms of the **GOBY-NC-ND** license

# Unified RTN and BTI statistical compact modeling from a defect-centric perspective

G. Pedreira<sup>1</sup>, J. Martin-Martinez<sup>\*1</sup>, P. Saraza-Canflanca<sup>2</sup>, R. Castro-Lopez<sup>2</sup>, R. Rodriguez<sup>1</sup>, E. Roca<sup>2</sup>, F. V. Fernandez<sup>2</sup>, M. Nafria<sup>1</sup>

<sup>1</sup>Universitat Autònoma de Barcelona (UAB), Electronic Engineering Department, REDEC group. Barcelona, Spain <sup>2</sup>Instituto de Microelectrónica de Sevilla, IMSE-CNM, CSIC and Universidad de Sevilla, Spain E-mail address of corresponding author: javier.martin.martinez@uab.es

Abstract— In nowadays deeply scaled CMOS technologies, time-dependent variability effects have become important concerns for analog and digital circuit design. Transistor parameter shifts caused by Bias Temperature Instability and Random Telegraph Noise phenomena can lead to deviations of the circuit performance or even to its fatal failure. In this scenario extensive and accurate device characterization under several test conditions has become an unavoidable step towards trustworthy implementing the stochastic reliability models. In this paper, the statistical distributions of threshold voltage shifts in nanometric CMOS transistors will be studied at near threshold, nominal and accelerated aging conditions. Statistical modelling of RTN and BTI combined effects covering the full voltage range is presented. The results of this work suppose a complete modelling approach of BTI and RTN that can be applied in a wide range of voltages for reliability predictions.

Keywords—CMOS; BTI; RTN; defects; modelling; characterization; Reliability

## I. INTRODUCTION

Time-Dependent Variability (TDV) in deeply scaled CMOS technologies has become a serious concern that negatively impact device and circuit performances [1]. TDV includes, among others, transient effects such as Random Telegraph Noise (RTN) [2,3] and Bias Temperature Instability (BTI) [4,5]. Because of the common origin of both phenomena [5], i.e., charge trapping/detrapping in/from defects in MOSFETs, they should be modeled together to improve the accuracy in evaluating circuit reliability [6]. However, the stochastic nature of defects requires that many devices at the same conditions have to be measured to perform complete statistical studies. Moreover, RTN and BTI are strongly dependent of the biasing conditions of the devices, then, a complete characterization of both phenomena requires the measurement of many devices at several biasing conditions. From the above it is concluded that statistical studies of RTN and BTI requires advanced characterization strategies for massive device characterization in reasonable measurement times. The most extended solution for this problem is the use of designed array-based Integrated Circuits (ICs) to parallelize the measurements and drastically reducing the effective time required for the statistical characterization in many devices [7-9]. In this work, we take advantage of the ENDURANCE chip [10] and a flexible

characterization setup [11] to measure RTN and BTI from the near threshold until elevated stress voltages. Also, the nominal operating conditions of the devices are included in the study. From the experimental results the interplaying role of RTN and BTI is discussed. Moreover, both phenomena are statistically modeled using a common framework that fully describes the simultaneous impact of both phenomena in a wide voltage range. The physical interpretation of the model parameters and their dependences with the measurement conditions are provided.

## II. EXPERIMENTAL CHARACTERIZATION

Devices used for this work were pMOS transistors with W/L=80nm/60nm. First, the I<sub>D</sub>-V<sub>G</sub> characteristic was measured to obtain the initial threshold voltage of each device V<sub>th0</sub>. After that, devices were subjected to a Measurement-Stress-Measurement (MSM) scheme [12] (Fig. 1a). The stress phases were applied with duration of t<sub>s</sub>=1s, 10s, 100s and 1000s and a gate voltage Vs=-1.2V, -1.5V, -2V and -2.5V while the other terminals were grounded. Although we will refer to the stress phase when we apply the voltage V<sub>s</sub> to the device at the gate, because this is the usual nomenclature, however, in the case of  $V_s = -1.2V$  we cannot consider that the devices are actually subjected to accelerated electrical stress, since they are polarized under nominal operating conditions. During the measurement phases that follow the stress phases, with a duration of t<sub>m</sub>=100s, the drain current was continuously measured applying Vm=-0.6V to the gate and  $V_D$ =-100mV to the drain. From this current, the threshold voltage after the stress, V<sub>thf</sub>, was calculated with the method presented in [11]. To extend the studied range of voltages, the data presented in [10] at VS=-0.6V is also included in our analysis. One of the advantages of our test scheme (i.e. ENDURANCE chip + flexible characterization set-up), whose details are explained in [9], is that the stress phase of many devices can be parallelized, so that the required testing time is drastically reduced. In this work, 200 devices were tested for each VS condition, which means that more than 100 days would have been required without parallelization. However, using our approach, all the measurements were performed in less than one week. For each device, the threshold voltage shift  $\Delta V_{th} = |V_{thf}| - |V_{th0}|$  was calculated to evaluate the effect of the stress in the device. Fig. 1b and Fig. 1c show examples of  $\Delta V_{th}$  as a function of the measurement time, tm, for the cases of  $V_s$ =-1.2V (the nominal operation voltage of the considered technology) and V<sub>S</sub>=-2.5V. It can be observed that, at  $V_{S}$ =-1.2V,  $\Delta V_{th}$  alternates between two different levels, which indicates that RTN is dominating the Vth fluctuations (Fig. 1b); however, for  $V_S$ =-2.5V several Vth drops can be observed, which correspond to the emission of charges that have been trapped during the previous stress phases, (Fig. 1c), which is typical of BTI.



Fig. 1. (a) MSM scheme used to investigate RTN and BTI in pMOS devices. b and c)  $\Delta V_{th}$  evolution in 2 pMOS devices (W/L=80nm/60nm) measured at  $V_m = -0.6V$ , for the cases of (b)  $V_S = -1.2V$  and (c)  $V_S = -2.5V$ .  $\Delta V_{th}$  is defined as the difference between  $V_{th}(t_m)$  and  $V_{th}$  measured on the pristine device.

Results of Fig. 1b and c are illustrative examples of our measurements, however due to the stochastic behavior of defects large spread is expected in measurements performed under nominally identical conditions. Therefore, for a useful modeling of the phenomenology it is convenient to statistically analyze the results. Is for that reason than Fig. 2 shows the  $\Delta V_{th}$ cumulative distribution functions after tests at  $V_S$ = -1.2V and  $V_{S}$  = -2.5V of different duration, t<sub>s</sub>. Positive/negative values of  $\Delta V_{th}$  can be attributed to a net trapping/detrapping process during the test. The symmetry of the distributions at  $V_S$ =-1.2V hints at a similar number of trapping and detrapping events, which is consistent with the dominant presence of RTN, as shown in Fig. 1b. Many devices show  $\Delta V_{th}=0$ , which indicates that either there are no defects in the device or, if there are, they do not effectively change their occupancy state during the measurement. For  $V_S$ =-2.5V,  $\Delta V_{th}$  rapidly increases with  $t_S$ because of the larger trapping probability for larger stress times. Trapping also increases (and, thus,  $\Delta V_{th}$ ) with  $V_S$  (Fig. 3a). In Fig. 3b, the shift of the distributions to lower values as t<sub>m</sub> increases indicates the progressive detrapping of charges that were trapped during the stress. As in Fig. 2, the distributions in Note that for all the  $\Delta V_{th}$  distributions of Fig. 2 and Fig. 3  $\Delta V_{th}$ is negative in the low percentile tails, which implies that a net detrapping is not negligible. Therefore, even for the most aggressive stress conditions applied ( $V_S$ =-2.5V) detrapping can be relevant and consequently should be considered for modeling purposes.

## III. MODELLING THE VTH DISTRIBUTIONS

To describe all these observations, a simple model, based on the trapping/detrapping of charges in/from defects, is presented below, extending the applicability of our previous approach. The starting point is our previous work [13], where we demonstrated that in near-threshold biasing conditions,  $\Delta V_{th}$  distributions can be modeled considering eq.1

$$\Delta V_{th} = \sum_{i=1}^{N_0} \eta_{0,i} (oc_i(t_m) - oc_i(t=0) + randn(\sigma) \quad eq.1$$

where N<sub>0</sub> is the number of active defects in the device before is the V<sub>th</sub> shift caused by the biasing and  $\eta_{0,i}$ trapping/detrapping in the i-th defect. oci is the defect occupancy state, which is 1, if occupied, or 0, if empty. The term randn( $\sigma$ ) represents a random number (from a Gaussian distribution with mean value 0 and standard deviation  $\sigma$ ), which is included to account for the background noise in the experimental setup. We consider that  $N_0$  and  $\eta_0$ , follow Poisson and exponential distributions respectively [14]. In [13] was demonstrated that V<sub>th</sub> shift distributions related to RTN can be modeled using eq. 1 considering that the mean values of the N<sub>0</sub> and  $\eta_0$  distributions are  $\langle N_0 \rangle = 1.37$  and  $\langle \eta_0 \rangle = 3.2 \text{mV}$ , respectively. Note that, in that case, low voltages were applied, so that BTI-related trapping was expected to be negligible. However, in the case of the voltage range in this work (that covers from nominal to high stress voltages), eq.1 is not enough to describe the  $\Delta V_{th}$  distributions, because the trapping probability increases with the applied voltage. Consequently, eq.1 has been modified, adding an additional summation term, to consider this trapping probability increase at larger voltages, leading to eq.2

$$\Delta V_{th} = \sum_{i=1}^{N_0} \eta_{0,i} (oc_i(t_m) - oc_i(t=0)) + \sum_{i=1}^{N_s} \eta_{s,i} + randn(\sigma) \quad eq.2$$

The first and third terms are those already included in eq. 1 (low voltage range), whereas the increase of the trapping probability is accounted for in the second summation term. There, N<sub>S</sub> is the number of defects that have been occupied in the device at larger voltages and  $\eta_{s,i}$  is the V<sub>th</sub> shift linked to these defects. As for N<sub>0</sub> and  $\eta_0$ , Poisson and exponential distributions are also assumed for N<sub>S</sub> and  $\eta_s$ , with mean values  $<N_s>$  and  $<\eta_s>$ , respectively. With these assumptions, eq. 2 is able to reproduce the experimental  $\Delta V_{th}$  distributions in Fig. 3.



Fig. 2. Examples of  $\Delta V_{th}$  distributions measured at t<sub>m</sub>=100s for different values of V<sub>S</sub> and t<sub>s</sub>. 200 devices are considered in each distribution.



Fig. 3  $\Delta V_{th}$  distributions obtained for (a) different Vs and (b) different measurement times, t<sub>m</sub>. Lines show the fittings obtained with eq. 2.

The only fitting parameters here are  $\langle N_S \rangle$  and  $\langle \eta_S \rangle$ , because the values of  $\langle N_0 \rangle = 1.37$  and  $\langle \eta_0 \rangle = 3.2 \text{mV}$  have been fixed to the values determined from the measurements at low voltages [13], since they must be kept unchanged to ensure that eq. 2 is consistent in all the voltage range (high and low voltages). The good fitting of the experimental data demonstrates that the inclusion of the second summation, despite its simplicity, is sufficient to describe the  $\Delta V_{th}$  distributions measured when RTN and BTI aging are simultaneously active. Then, clearly the effects of stress must be reflected in the N<sub>S</sub> and  $\eta_S$  distributions, that is, in the  $\langle N_S \rangle$  and  $\langle \eta_S \rangle$  parameters.

The full modelling of the  $\Delta V_{th}$  distributions requires the evaluation of their dependencies on the biasing conditions, so that the voltage dependencies of  $\langle N_S \rangle$  and  $\langle \eta_S \rangle$  have been analysed. Fig. 4 shows  $\langle N_S \rangle$  as a function of the stress  $t_S$ , and measurement, t<sub>m</sub>, times for different values of V<sub>S</sub>. Note that <N<sub>S</sub>> is the only parameter required to describe the statistical distribution of N<sub>s</sub>, therefore, the results in Fig 4 are enough to estimate the number of defects that in a device will be charged as a consequence of the stress. In the time range investigated, <N<sub>S</sub>> logarithmically increases with t<sub>S</sub>, due to charge trapping during the stress, and logarithmically decreases with t<sub>m</sub>, due to detrapping of previously trapped charges during measurement at lower voltages. As expected, the number of defects that trap charges increases with  $V_s$ . If we compare the results of Fig. 4 with those at lower voltages (i.e.  $\langle N_0 \rangle = 1.37$ ), it is clear that for  $|V_S| \le 1.5V$  the number of defects,  $\langle N_S \rangle$ , is smaller than  $\langle N_0 \rangle$ , though the contribution of <Ns> should not be considered negligible. If  $|V_S| \ge 2V$ ,  $\langle N_S \rangle$  is clearly larger than  $\langle N_0 \rangle$ , but even in the most aggressive biasing tested condition (VS=-2.5V, ts=1000s and tm=10ms), its value ( $\langle N_S \rangle = 6.7$ ) is not large enough to consider that the contribution of  $\langle N0 \rangle$  is negligible. Then, from this discussion, we can conclude that for the description of the  $\Delta V_{th}$  in a large voltage range (from nearthreshold up to voltages much larger than the nominal), the whole set of active defects should be considered. That is, those defects that would be only observed at low voltages (leading to RTN) and those that will be only activated at the larger voltages (observed as BTI).



Fig. 4.  $<\!N_s\!>$  as a function of the stress and measurement conditions  $V_S,\,t_s$  and  $t_m.$ 

In order to provide a simple kinetics model valid for the considered technology,  $\langle N_S \rangle$  has been described using the following semiempirical expression based in the Universal Relaxation Function for BTI [13]

$$< N_S > = \frac{K \cdot (t_S)^{\alpha}}{1 + B(t_m/t_S)^{\beta}}$$
 eq.3

Fig. 5a shows the fittings of  $\langle N_S \rangle$  to eq. 3 for t<sub>s</sub>=1,000s, while the extracted values of the parameters  $\alpha$ ,  $\beta$  and B are given in Table 1. Fig. 5b shows that the K parameter fits to a power law with V<sub>s</sub>.

| Vs  (V) | α     | В     | β    |
|---------|-------|-------|------|
| 1.2     | 0.22  | 11.49 | 0.68 |
| 1.5     | 0.26  | 2.67  | 0.34 |
| 2.0     | 0.098 | 2.88  | 0.32 |
| 2.5     | 0.066 | 2.01  | 0.15 |

*Table 1* :  $\alpha$ ,  $\beta$  and B values of eq. 3 obtained at the different voltage conditions tested.



Fig. 5.(a)  $<N_s>$  fitting to eq. 3 for t<sub>s</sub>=1,000s. (b) The K parameter of eq. 3 follows a power law dependence with Vs.

Finally, we have investigated the dependence of  $\langle \eta_S \rangle$  with the voltage conditions. It should be remarked that  $\langle \eta_S \rangle$  is the only parameter needed to evaluate the  $\eta_S$  distribution, therefore it is enough to describe the magnitude of the V<sub>th</sub> shift at the larger voltages. The symbols in Fig. 6 shows the estimated  $\langle \eta_S \rangle$ at t<sub>m</sub>=2ms and ts=100s for the investigated V<sub>S</sub> from the fitting of the Vth shift distributions. No dependence of  $<\!\!\eta_S\!\!>$  on  $V_S$  is observed. Interestingly, the values found are similar to those reported in [14] (black line), where a 'manual' analysis of all the temporal traces measured after the stress (as those in Fig. 1) was done to directly assess the  $\Delta V_{th}$  contribution of individual defect discharges, which supports the validity of our approach. Note also that the  $<n_S>$  values are close to  $<n_0>$ . This similarity indicates that the charging/discharging of defects produces a  $\Delta V_{th}$  that does not depend on the gate voltage in a large voltage range. The results in Fig. 4 and Fig. 6 show that stress (i.e. large voltages) has an impact mainly on the number of active defects but a negligible effect on the magnitude of their associated Vth shift. Therefore, an accurate characterization of <Ns> is crucial for an accurate modeling, however, is not enough because the contribution of those defects acting without apply any stress can be relevant.



Fig. 5 Symbols:  $<\eta_s >$  as a function of V<sub>S</sub>. The black line corresponds to the reported value in [5], which was obtained from the direct analysis of the experimental traces.

### CONCLUSION

The simultaneous impact of RTN and BTI has been statistically investigated in a large range of voltage conditions. The analysis of the experimental data demonstrates that RTN and BTI coexist, though one may dominate over the other depending on the biasing conditions. A simple physics-based model, with a reduced number of meaningful parameters, has been presented. This model describes, in a wide range of biasing conditions, from near threshold to high stress voltage, covering the nominal operation conditions, the  $\Delta V_{th}$  statistics when RTN and BTI are simultaneously present. The results show that the stress affects only the statistical distribution of the number of active defects, which in our model can be described with a single parameter.

#### **ACKNOWLEDGEMENTS**

This work has been supported by the VIGILANT Project (PID2019-103869RB / AEI / 10.13039/501100011033) and the TEC2016-75151-C3-R Project (AEI/FEDER, UE).

#### REFERENCES

[1] M. Simicic, et. al., "Comparative experimental analysis of timedependent variability using a transistor test array," 2016 IEEE International Reliability Physics Symposium (IRPS), 2016, pp. XT-10-1-XT-10-6, doi: 10.1109/IRPS.2016.7574652.

[2] S. Realov and K. L. Shepard, "Random telegraph noise in 45-nm CMOS: Analysis using an on-chip test and measurement system", International Electron Devices Meeting IEDM, pp. 28.2.1-28.2.4, 2010

[3] N. Tega et al., "Increasing threshold voltage variation due to random telegraph noise in FETs as gate lengths scale to 20 nm," 2009 Symposium on VLSI Technology, 2009, pp. 50-51.

[4] B. Kaczer et. al., "Origin of NBTI variability in deeply scaled pFETs," 2010 IEEE International Reliability Physics Symposium, 2010, pp. 26-32, doi: 10.1109/IRPS.2010.5488856.

[5] S. Markov, S. M. Amoroso, L. Gerrer, F. Adamu-Lema and A. Asenov, "Statistical Interactions of Multiple Oxide Traps Under BTI Stress of Nanoscale MOSFETs," in IEEE Electron Device Letters, vol. 34, no. 5, pp. 686-688, May 2013, doi: 10.1109/LED.2013.2253541.

[6] P. Weckx, et. al., "Defect-centric perspective of combined BTI and RTN time-dependent variability," 2015 IEEE International Integrated Reliability Workshop (IIRW), 2015, pp. 21-28, doi: 10.1109/IIRW.2015.7437060.

[7] P. Weckx et al., "Characterization of time-dependent variability using 32k transistor arrays in an advanced HK/MG technology," 2015 IEEE International Reliability Physics Symposium, 2015, pp. 3B.1.1-3B.1.6, doi: 10.1109/IRPS.2015.7112702

[8] J. Diaz-Fortuny et al., "A Versatile CMOS Transistor Array IC for the Statistical Characterization of Time-Zero Variability, RTN, BTI, and HCI," in IEEE Journal of Solid-State Circuits, vol. 54, no. 2, pp. 476-488, Feb. 2019, doi: 10.1109/JSSC.2018.2881923.

[9] J. Diaz-Fortuny et al., "Flexible Setup for the Measurement of CMOS Time-Dependent Variability With Array-Based Integrated Circuits," in IEEE Transactions on Instrumentation and Measurement, vol. 69, no. 3, pp. 853-864, March 2020, doi: 10.1109/TIM.2019.2906415.

[10] G. Pedreira et al., "A New Time Efficient Methodology for the Massive Characterization of RTN in CMOS Devices," 2019 IEEE International Reliability Physics Symposium (IRPS), 2019, pp. 1-5, doi: 10.1109/IRPS.2019.8720582.

[11] B. Kaczer et al., "Ubiquitous relaxation in BTI stressing— New evaluation and insights," 2008 IEEE International Reliability Physics Symposium, 2008, pp. 20-27, doi: 10.1109/RELPHY.2008.4558858.

[12] A. Kerber, "Impact of RTN on stochastic BTI degradation in scaled metal gate/high-k CMOS technologies," 2015 IEEE International Reliability Physics Symposium, 2015, pp. 3B.3.1- 3B.3.6, doi: 10.1109/IRPS.2015.7112704.

[13] T. Grasser and B. Kaczer, "Negative bias temperature instability: Recoverable versus permanent degradation," ESSDERC 2007 - 37th European Solid State Device Research Conference, 2007, pp. 127-130, doi: 10.1109/ESSDERC.2007.4430895.

[14] J. Diaz-Fortuny et al., "A smart noise- and RTN-removal method for parameter extraction of CMOS aging compact models," in Solid-State Electronics, vol. 159, pp. 99-105, September 2019, doi: 10.1016/j.sse.2019.03.045.