## UAB

Universitat Autònoma de Barcelona

## Low-Power High-Resolution CMOS Switched-Capacitor Delta-Sigma Analog-to-Digital Converters for Sensor Applications

Stepan Sutula


#### Abstract

ADVERTIMENT. L'accés als continguts d'aquesta tesi doctoral i la seva utilització ha de respectar els drets de la persona autora. Pot ser utilitzada per a consulta o estudi personal, així com en activitats o materials d'investigació i docència en els termes establerts a l'art. 32 del Text Refós de la Llei de Propietat Intel•lectual (RDL 1/1996). Per altres utilitzacions es requereix l'autorització prèvia i expressa de la persona autora. En qualsevol cas, en la utilització dels seus continguts caldrà indicar de forma clara el nom i cognoms de la persona autora i el títol de la tesi doctoral. No s'autoritza la seva reproducció o altres formes d'explotació efectuades amb finalitats de lucre ni la seva comunicació pública des d'un lloc aliè al servei TDX. Tampoc s'autoritza la presentació del seu contingut en una finestra o marc aliè a TDX (framing). Aquesta reserva de drets afecta tant als continguts de la tesi com als seus resums i índexs.


ADVERTENCIA. El acceso a los contenidos de esta tesis doctoral y su utilización debe respetar los derechos de la persona autora. Puede ser utilizada para consulta o estudio personal, así como en actividades o materiales de investigación y docencia en los términos establecidos en el art. 32 del Texto Refundido de la Ley de Propiedad Intelectual (RDL 1/1996). Para otros usos se requiere la autorización previa y expresa de la persona autora. En cualquier caso, en la utilización de sus contenidos se deberá indicar de forma clara el nombre y apellidos de la persona autora y el título de la tesis doctoral. No se autoriza su reproducción u otras formas de explotación efectuadas con fines lucrativos ni su comunicación pública desde un sitio ajeno al servicio TDR. Tampoco se autoriza la presentación de su contenido en una ventana o marco ajeno a TDR (framing). Esta reserva de derechos afecta tanto al contenido de la tesis como a sus resúmenes e índices.

WARNING. The access to the contents of this doctoral thesis and its use must respect the rights of the author. It can be used for reference or private study, as well as research and learning activities or materials in the terms established by the 32nd article of the Spanish Consolidated Copyright Act (RDL 1/1996). Express and previous authorization of the author is required for any other uses. In any case, when using its content, full name of the author and title of the thesis must be clearly indicated. Reproduction or other forms of for profit use or public communication from outside TDX service is not allowed. Presentation of its content in a window or frame external to TDX (framing) is not authorized either. These rights affect both the content of the thesis and its abstracts and indexes.

## UAB

## Universitat Autònoma de Barcelona

## Departament de Microelectrònica i Sistemes Electrònics

# Low-Power <br> High-Resolution CMOS <br> Switched-Capacitor <br> Delta-Sigma <br> Analog-to-Digital <br> Converters for Sensor <br> Applications 

Stepan Sutula

Memòria de Tesi
presentada per optar al títol de
Doctor en Microelectrònica i Sistemes
Electrònics

Setembre 2015

# UAB <br> Universitat Autònoma de Barcelona 

Dr. Michele Dei, Científic amb contracte "Torres Quevedo" a X-Ray Imatek S.L. i adscrit a l'Institut de Microelectrònica de Barcelona pertanyent al Centro Nacional de Microelectrónica del Consejo Superior de Investigaciones Científicas, Dr. Carles Ferrer Ramis, Catedràtic del Departament de Microelectrònica i Sistemes Electrònics, i Dr. Francesc Serra Graells, Professor Titular del Departament de Microelectrònica i Sistemes Electrònics,

## Certifiquen

que la Memòria de Tesi Low-Power High-Resolution CMOS Switched-Capacitor Delta-Sigma Analog-to-Digital Converters for Sensor Applications presentada per Stepan Sutula per optar al títol de Doctor en Microelectrònica i Sistemes Electrònics s'ha realitzat sota la seva direcció a l'Institut de Microelectrònica de Barcelona pertanyent al Centro Nacional de Microelectrónica del Consejo Superior de Investigaciones Científicas i ha estat tutoritzada en el Departament de Microelectrònica i Sistemes Electrònics de la Universitat Autònoma de Barcelona.

Directors $\mid$ Dr. Michele Dei
Dr. Carles Ferrer Ramis

Dr. Francesc Serra Graells
to the bright memory of Salvador Martín Rubio

## Resum

Aquesta tesi doctoral explora mètodes per augmentar tant l'eficiència energètica com la resolució de convertidors analògic-digital (ADCs) Delta-Sigma de condensadors commutats mitjançant innovadors circuits CMOS de baix consum. En aquest sentit, s'ha prioritzat un alt rendiment, fiabilitat i baixos costos de fabricació dels circuits, així com un flux de disseny simple per ser reutilitzat per la comunitat científica.

S'ha escollit l'arquitectura Delta-Sigma per la seva simplicitat i la tolerància a les imperfeccions dels seus blocs bàsics. La recerca de circuits presentada utilitza tècniques de condensadors commutats per aconseguir un aparellament adequat entre els dispositius i per tenir dependència només de la fluctuació del rellotge extern.

Les tècniques de disseny de circuits analògics de baix corrent desenvolupades tenen com a objectiu l'eficiència energètica, aprofitant les regions d'inversió feble i moderada d'operació del transistor MOS. També s'investiguen nous amplificadors operacionals Classe AB com a elements actius, tractant d'utilitzar energia només durant les transicions dinàmiques, el que redueix el consum de potència a nivell de circuit. Els circuits no utilitzats durant un determinat període de temps es desactiven, reduint així el consum de potència a nivell de sistema i minimitzant el nombre de dispositius de commutació en el camí de senyal.

S'ha millorat la fiabilitat dels circuits proposats evitant els elevadors de tensió o altres tècniques que poden incrementar els voltatges d'operació més enllà del d'alimentació nominal de la tecnologia CMOS utilitzada. A més, per incrementar el rendiment de producció dels ADCs resultants, s'ha enfocat la recerca de disseny sobre noves topologies de circuits amb una baixa sensibilitat a les variacions tant del procés de fabricació com de la temperatura.

Un modulador Delta-Sigma de 96.6 dB de SNDR, 50 kHz d'ample de banda, 1.8 V i 7.9 mW per a ADCs s'ha implementat en una tecnologia estàndard CMOS de $0.18 \mu \mathrm{~m}$ basat en les novetats proposades. Els resultats de les
mesures indiquen la millora de l'estat de l'art d'ADCs d'alta resolució sense elevadors de tensió del senyal de rellotge, calibratge o compensació digital, fet que beneficia una àmplia gamma d'aplicacions de sensors intel•ligents.

Una altra contribució en el marc d'aquest treball de recerca és la millora dels amplificadors operacionals de Classe AB d'una sola etapa exclusivament MOS. Els amplificadors commutats de mirall variable desenvolupats, amb la seva remarcable eficiència de corrent i compensació intrínseca de freqüència juntament amb un fons d'escala i un guany de llaç obert grans, són adequats per a un ample ventall d'aplicacions de baix consum i d'alta precisió més enllà de l'àmbit específic dels ADCs , com a convertidors digital-analògic (DACs), filtres o generadors.

## Abstract

This PhD thesis explores methods to increase both the power efficiency and the resolution of switched-capacitor Delta-Sigma analog-to-digital converters (ADCs) by employing novel CMOS low-power circuits. A high circuit performance, reliability, low manufacturing costs and a simple design flow to be reused by the scientific community are prioritized.

The Delta-Sigma architecture is chosen because of its simplicity and tolerance for its basic block imperfections. The presented circuit research makes use of switched-capacitor techniques to achieve an appropriate matching between the devices and to be dependent only on the external clock jitter.

The developed low-current analog circuit techniques target power efficiency, taking advantage of the weak- and moderate-inversion regions of the MOS transistor operation. Novel Class-AB operational amplifiers are also investigated as active elements, trying to use energy only for dynamic transitions, thus reducing power consumption at the circuit level. The circuits unused during a certain period of time are switched off, thus reducing power consumption at the system level and minimizing the number of signal-path switching devices.

The circuit reliability is improved by avoiding bootstrapping or other techniques which may increase the operation voltages beyond the nominal supply of the target CMOS technology. Furthermore, the design research also focuses on new circuit topologies with a low sensitivity to both process and temperature deviations in order to increase the yield of the resulting ADCs.

A 96.6-dB-SNDR 50-kHz-BW 1.8-V 7.9-mW Delta-Sigma modulator for ADCs is implemented in a standard $0.18-\mu \mathrm{m}$ CMOS technology based on the proposed novelties. The measurement results indicate the improvement of the state of the art of high-resolution ADCs without clock bootstrapping, calibration or digital compensation, benefiting a wide range of smart sensing applications.

Another contribution made in the scope of this research work is the improvement of MOS-only single-stage Class-AB operational amplifiers. The
developed switched variable-mirror amplifiers, with their remarkable current efficiency and intrinsic frequency compensation together with high full-scale value and open-loop gain, are suitable for low-power high-precision applications extending beyond the specific area of ADCs, such as digital-to-analog converters (DACs), filters or generators.

## Acknowledgements

For their constant support and funding, I thank my colleagues from the Integrated Circuits and Systems research group and other staff members of the Institute for Microelectronics of Barcelona. Especially, I thank Dr. Francesc Serra Graells for his invaluable guidance and motivation.

For being at my side through highs and lows, I thank my girlfriend Cristina, family and friends.

Finally, I thank those teachers and mentors I had over the past two decades, who took me on this amazing journey to the Land of Electronics.

## Contents

1 Introduction ..... 1
1.1 Motivation ..... 1
1.2 Analog-to-Digital Conversion Techniques ..... 3
1.2.1 Flash ADC ..... 5
1.2.2 Folding ADC ..... 7
1.2.3 Pipeline ADC ..... 8
1.2.4 Successive-approximation ADC ..... 9
1.2.5 Oversampling $\Delta \Sigma$ ADC ..... 10
1.3 Low-Current versus Low-Voltage Design ..... 12
1.4 State-of-the-Art Low-Power High-Resolution ADCs ..... 14
1.5 Objectives and Scope ..... 16
2 High-Resolution $\Delta \Sigma$ Architectures ..... 19
2.1 Modulator Selection Methodology ..... 20
2.1.1 First-Order $\Delta \Sigma \mathrm{M}$ ..... 20
2.1.2 $\quad L$ th-order $\Delta \Sigma \mathrm{M}$. ..... 22
2.1.3 Feedforward $\Delta \Sigma \mathrm{M}$ ..... 22
2.2 Single-Bit versus Multi-bit Quantization ..... 24
2.3 Modeling of Circuit Non-Idealities ..... 26
2.3.1 Quantization Noise ..... 26
2.3.2 Sampling Thermal Noise ..... 30
2.3.3 Component Mismatch ..... 32
2.3.4 $\quad$ Integrator Settling Error ..... 32
2.4 External Non-Idealities ..... 34
2.5 Target Specifications ..... 35
3 Low-Power CMOS SC $\Delta \Sigma M$ Circuits ..... 37
3.1 Advanced Analog MOSFET Modeling ..... 38
3.1.1 Strong Inversion ..... 40
3.1.2 Weak Inversion ..... 40
3.1.3 All-Region Approximation ..... 41
3.2 Variable-Mirror Amplifier Family ..... 41
3.2.1 Single-Stage Class-AB Architecture ..... 42
3.2.2 Type-I Current Amplifier ..... 46
3.2.3 Type-II Current Amplifier ..... 51
3.2.4 Full-Scale Cascode Biasing ..... 57
3.3 Switched-VMA Realization ..... 60
4 A High-Resolution $\triangle \Sigma M$ in a 0.18 - $\mu \mathrm{m}$ CMOS ..... 71
4.1 Design Framework ..... 72
4.2 High-Level Modeling ..... 72
4.3 Switched-Capacitor Implementation ..... 79
4.4 Mixed-Mode Electrical Simulation ..... 88
4.4.1 $\quad$ Switched VMA Optimization ..... 88
4.4.2 Feedforward Switches ..... 101
4.4.3 Single-Bit Quantizer ..... 103
4.4.4 Full $\Delta \Sigma$ Modulator ..... 105
4.5 CMOS Physical Design ..... 107
4.5.1 Post-Layout Simulation ..... 108
4.6 Test Vehicle ..... 112
5 Experimental Results ..... 117
5.1 A $1.25-\mathrm{V} / \mathrm{\mu s} \cdot \mathrm{pF} / \mu \mathrm{W}-$ FOM Switched VMA ..... 117
5.1.1 Measurement Setup ..... 118
5.1.2 Measurement Results ..... 118
5.1.3 Comparison with the State of the Art ..... 120
5.2 A Calibration-Free 96.6-dB-SNDR 1.8-V 7.9-mW $\Delta \Sigma \mathrm{M}$ ..... 122
5.2.1 Packaging and Measurement Setup ..... 123
5.2.2 Measurement Results ..... 127
5.2.3 Comparison with the State of the Art ..... 131
6 Conclusions ..... 133
6.1 Contributions ..... 133
6.2 Future Work ..... 135

## List of Figures

1.1 General ADC system. ..... 4
1.2 An example of the transfer curve and the error function of a 2-bit ADC quantizer. ..... 5
1.3 General flash-ADC architecture. ..... 6
1.4 General folding-ADC architecture. ..... 7
1.5 General pipeline-ADC architecture. ..... 9
1.6 General SAR-ADC architecture. ..... 10
1.7 General $\Delta \Sigma$-ADC architecture. ..... 12
1.8 Performance comparison of the state-of-the-art ADCs reported from 1997 to 2015 [52]. The lines of 160-, 170-, and $180-\mathrm{dB}$ ..... 15Schreier FOMs are plotted as a visual reference.
2.1 First-order $\Delta \Sigma \mathrm{M}$ architecture. ..... 20
2.2 Linear model of the first-order $\Delta \Sigma \mathrm{M}$ of Fig. 2.1. ..... 21
$2.3 \quad L^{\text {th }}$-order single-loop $\Delta \Sigma \mathrm{M}$ architecture. ..... 22
2.4 First-order feedforward $\Delta \Sigma \mathrm{M}$ architecture. ..... 23
$2.5 \quad L^{\text {th }}$-order feedforward $\Delta \Sigma \mathrm{M}$ architecture. ..... 24
2.6 An example of the transfer curve and the error function of asingle-bit quantizer.25
2.7 Second-order feedforward $\Delta \Sigma \mathrm{M}$. ..... 27
2.8 Flow diagram for the behavioral modeling of the second-orderfeedforward $\Delta \Sigma \mathrm{M}$ of Fig. 2.7.,28
2.9 Output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. $22.7 \mid$ ..... 29
2.10 Simulated SQNR versus input amplitude of the $\Delta \Sigma \mathrm{M}$ high- level model of Fig. |2.7.|. ..... 29
2.11 Output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7 for a $-6-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input with and without sampling thermal noise. ..... 31
2.12 Simulated SQNR max versus coefficient-mismatch cases of Ta- ble $\left[2.1\right.$ for the $\Delta \Sigma$ M high-level model of Fig. $|2.7|$ with $\epsilon_{\text {mism }}=5 \% .33$
3.1 Proposed Class-AB single-stage OpAmp architecture for the VMA family. ..... 43
3.2 Type-I Class-AB current amplifier for the VMA architecture46
3.3 Circuit used for $I_{\max }$ evaluation of the Type-I Class-AB cur- rent amplifier of Fig. 3.2, The dimmed circuit parts are treated as inexistent. ..... 50
3.4 Type-I current amplifier with an additional Class-AB smother. ..... 51
3.5 Type-II Class-AB current amplifier for the VMA architecture of Fig. [3.1.]. ..... 52
3.6 Analytical and simulated type-II Class-AB normalized current transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios (on the right), using $\mathrm{A}=\mathrm{B}+\mathrm{C}=8$ and all transistors biased in strong inversion. 54

| 3.7 | Analytical and simulated type-II Class- AB normalized cur- |
| :--- | :--- |
| rent transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios (on the right), |  |
| using $\mathrm{A}=\mathrm{B}+\mathrm{C}=8$ and all transistors biased in weak inversion. 56 |  |


| 3.8 |
| :--- |
| Circuit used for $I_{\max }$ evaluation of the Type-II Class-AB |
| current amplifier of Fig. 3.5 , The dimmed circuit parts are |
| treated as inexistent. . . . . . . . . . . . . . . . . . . . . . . . 57 |

3.9 Cascode series/parallel-association biasing circuit: folded (top) and unfolded (bottom) views. . . . . . . . . . . . . . . . . . . 58
3.10 SC-integrator stage: (a) with a traditional OpAmp; (b) with
an OpAmp in interleaving; (c) with a SOA. . . . . . . . . . . 61
3.11 SOA-integrator stage in two phases: (a) sampling phase $\phi_{\mathrm{A}}$; (b) integration phase $\phi_{\mathrm{B}} \cdot$. . . . . . . . . . . . . . . . . . . . 63
3.12 SC-integrator phase chronogram (a) for the transmission-gate
NMOS devices and scheme (b) derived from Fig. 3.10 (c). . . 64
3.13 Type-II-SVMA proposal and practical switch implementation. 65
3.14 SVMA in the off state $\phi_{\text {off }} . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ . ~ 66 ~$


| 3.16 Relationship between the input variables (boxed in white) |
| :--- |
| and the output parameters (boxed in gray) for the design of |
| the type-II SVMA of Fig. 3.13] . . . . . . . . . . . . . . . . . 69 |


| 4.1 | Design environment employed for the $\Delta \Sigma \mathrm{M}$ research. The |
| :--- | :--- |
|  | scripts developed using SAGE are boxed in white, and the |
|  | external tools directed by these scripts are boxed in gray. . . 73 |

4.2 High-level model of the $\Delta \Sigma \mathrm{M}$ architecture. . . . . . . . . . . 74
4.3 High-level model of the $\Delta \Sigma \mathrm{M}$ architecture for the NTF esti- $\quad$.
4.4 Output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 for a $-2-\mathrm{dB}_{\mathrm{FS}}$ sinusoidal input. ..... 77
4.5 Simulated SQNR versus input amplitude of the $\Delta \Sigma \mathrm{M}$ high- level model of Fig. 4.2 ., ..... 77
4.6 Simulated SQNR $_{\text {max, worst }}$ versus coefficient mismatch for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2., ..... 78
4.7 Simulated SQNR $\max$ versus settling error $\epsilon_{\text {sett }}$ for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2, ..... 79
4.8 SC schematic for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 . ..... 80
4.9 Clock generator for the control of the phases in the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ ..... 82
4.10 Operation chronogram obtained from the generator of Fig. 4.9 for the $\Delta \Sigma$ M SC schematic of Fig. 4.8., ..... 83
4.11 Initialization state, when $\delta_{\text {out }}(t=0)=V_{\mathrm{dd}}$, for the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8].] ..... 85
4.12 The $\phi_{1,2,5}$ state for the $\Delta \Sigma M$ SC schematic of Fig. 4.8. ..... 86
4.13 The $\phi_{3,4}$ state, when $\delta_{\text {out }}(t=0)=V_{\text {dd }}$, for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8.] ..... 87
4.14 Test schematic for the integrator-SVMA optimization tran- sient measurements. ..... 88
4.15 Test schematic for the SVMA-optimization AC measurements. ..... 91
4.16 Optimization flow diagram of the integrator SVMAs for the ..... 94
4.17 SVMA optimal sizing for the first integrator of the $\Delta \Sigma M$ SC schematic of Fig. 4.8. ..... 95
4.18 Example of simulated SVMA Class-AB current transfer curve for different $k_{\mathrm{z}}$ (on the right), with the same format as in Fig. 3.6 and Fig. 3.7., ..... 97
4.19 SVMA1 simulated Class-AB DC current transfer curve. ..... 98
4.20 SVMA1 simulated Class-AB DC normalized current transfercurve under corner conditions.98
4.21 Feedforward-switch optimization schematic. ..... 101
4.22 Output spectra of the feedforward-switch optimization sche- matic of Fig. 4.21 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner conditions. . . 103
4.23 Single-bit quantizer selected for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8. ..... 104
4.24 Output spectra of the mixed-mode-simulation of the full $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner condi- tions. ..... 106
4.25 Simulated SVMA1 post-layout step response at a $2.4-V_{\mathrm{pp}}$ dif- ferential input under scaled frequency and load. ..... 109
4.26 Simulated SVMA1 post-layout frequency response with a 200- pF load. ..... 109
4.27 Post-layout simulation output spectra of the full $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input. 110
4.28 Post-layout simulation output spectra of the full $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8 for a zero input. ..... 111
4.29 Microscope photography of the test vehicle. The overall area is $4.9 \mathrm{~mm}^{2}$. ..... 114
4.30 Microscope photography of the first-stage SVMA. The overall area is $0.07 \mathrm{~mm}^{2}$. ..... 115
4.31 Microscope photography of the full $\Delta \Sigma \mathrm{M}$. The overall area is $1.8 \mathrm{~mm}^{2}$. ..... 116
5.1 SVMA measurement schematic. ..... 118
5.2 Experimental step response of SVMA1 for a $2.4-\mathrm{V}_{\mathrm{pp}}$ differ- ential input and a 650-nF load. ..... 119
5.3 Experimental transient response of SVMA1 for a $3.6-\mathrm{V}_{\mathrm{pp}}$ triangular-wave differential input and a 650-nF load. . . . . . 120
5.4 Packaging and decoupling scheme for the $\Delta \Sigma$-ADC device
5.5 Schematic of the $\Delta \Sigma$-ADC measurement setup. . . . . . . . . 123
5.6 Low-noise circuit used separately for each power supply on the analog board of Fig. [5.5]. . . . . . . . . . . . . . . . . . . . 124
5.7 Low-noise circuit used separately for each analog voltage reference of Fig. [5.5].] . . . . . . . . . . . . . . . . . . . . . . . . 125
5.8 FPGA-firmware flowchart used in Fig. [5.5.] . . . . . . . . . . . 126
5.9 Measured and simulated output spectra of the $\Delta \Sigma$-ADC DUT of Fig. 55.5 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input. . . . . . 127

| 5.10 Measured SNDR, SFDR and SNR versus input amplitude |
| :--- |
| of the $\Delta \Sigma$-ADC DUT of Fig. 55.5 for a $13.28-\mathrm{kHz}$-sinusoidal- |

5.11 Performance comparison of the CMOS ADCs with a dynamic range exceeding 90 dB and published in 1997-2002 [3-8] and 2003-2015 [9-21]. Note: feature-compliant stands for boot-strapping- and calibration-free circuits. . . . . . . . . . . . . . 130

## List of Tables

1.1 Comparison of ADC architectures [51].
2.1 Gain coefficients generated for the mismatch-sensitivity test of the second-order feedforward $\Delta \Sigma \mathrm{M}$ of Fig. 2.7 , The minimum and maximum coefficient values are obtained from the nominal coefficient values $\mp \epsilon_{\text {mism }}$, respectively. . . . . . . . . 33
4.1 Gain coefficients for the $\Delta \Sigma \mathrm{M}$ architecture of Fig. 4.2.] . . . . 76
4.2 Capacitance values in pF for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8., 81
4.3 Equivalent capacitors derived from the $\Delta \Sigma \mathrm{M}$ SC network of Fig. 4.8 for individual SVMA optimization. . . . . . . . . . . 89
4.4 SVMA specifications for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8.] . 93
4.5 Final parameters of the optimized SVMA1 under different $\quad 1$
4.6 Final parameters of the optimized SVMAs, fulfilling the specifications of Table 4.4 .] 99
4.7 Device sizing parameters used for the SVMAs of the $\Delta \Sigma M$ SC schematic of Fig. 4.8.]. . . . . . . . . . . . . . . . . . . . . 100
4.8 Example of the simulated SNDR results for the full $\Delta \Sigma M$ schematic of Fig. 4.8 under sequences of different length, but the same simulation configuration. . . . . . . . . . . . . . . . 112
4.9 Results for a 24-period simulation of the full $\Delta \Sigma$ M SC schematic of Fig. 4.8 running on the Intel ${ }^{\circledR}$ Xeon ${ }^{\circledR}$ CPU E5-2640 @ 2.50 GHz. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113
5.1 Class-AB-OpAmp comparison. . . . . . . . . . . . . . . . . . 121
5.2 Comparison of the CMOS ADCs with a dynamic range exceeding 90 dB and published in 2001-2014. * Derived from DR. ${ }^{\dagger}$ Derived from SNR. $\ddagger$ Derived from SFDR. . . . . . . . 129

## List of Acronyms

ACM Advanced Compact MOSFET ..... 2
ADC analog-to-digital converter .....  1
BEC bubble error correction ..... 6
BW bandwidth ..... 5
CMFB common-mode feedback ..... 42
CMOS complementary metal-oxide-semiconductor ..... 1
DEM dynamic element matching ..... 24
DR dynamic range ..... 27
DSP digital-signal processing ..... (4)
DUT device under test ..... xxiv
EDA electronic design automation ..... 3
EKV C. C. Enz, F. Krummenacher and E. A. Vittoz ..... 2
FFT Fast Fourier Transform .....  26
FIFO first-in, first-out ..... 125
FOM figure of merit ..... 14
FPGA field-programmable gate array ..... 125
FS full scale ..... 81
HDL hardware-description language ..... 101
JTAG Joint Test Action Group ..... 125
LVDS low-voltage differential signaling ..... 135
LSB least significant bit ..... 4
MASH multi-stage noise-shaping ..... 22
MOSFET metal-oxide-semiconductor field-effect transistor ..... 2
MSB most significant bit .....  7
NTF noise transfer function ..... 11
OpAmp operational amplifier ..... 2
OSR oversampling ratio ..... 10
PC personal computer ..... 125
PSD power spectral density .....  4
SAGE System for Algebra and Geometry Experimentation ..... 72
SAR successive-approximation-register ..... 9
SC switched-capacitor ..... 2
SDR signal-to-distortion ratio ..... 101
SFDR spurious-free dynamic range ..... 105
S/H sample and hold .....  4
SNDR signal-to-noise-plus-distortion ratio ..... 14
SNR signal-to-noise ratio ..... 30
SQNDR signal-to-quantization-noise-plus-distortion ratio ..... 105
SQNR signal-to-quantization-noise ratio ..... 27
STF signal transfer function ..... 11
SVMA switched VMA ..... 60
TCL Tool Command Language ..... 126
USB Universal Serial Bus ..... 125
VMA variable-mirror amplifier ..... 37

## Introduction

### 1.1 Motivation

The growing market of smart sensing applications demands high-resolution analog-to-digital converters (ADCs) to interface as precisely as possible the physical world of transducers with the digital world of signal processing in a number of fields such as environmental monitoring, child education, surveillance, micro-surgery, and agriculture [1, 2]. Although featuring a reduced bandwidth, typically lower than 1 MHz , these ADCs may exhibit dynamicrange values exceeding 90 dB [3-21]. Generally, to achieve such a high resolution, power consumption needs to be increased. This design approach reduces circuit noise and signal distortion, but also limits the battery life of portable applications. Instead of increasing the battery capacity to compensate for this loss, research into low-power techniques may be a promising strategy, until the point when traditional contaminating power sources can be replaced by environment-friendly energy scavengers, which are currently limited in terms of supply capability with respect to the former.

The trend is to integrate ADCs together with the sensor network and the post-processing digital circuitry on the same integrated-circuit die [22 25$]$, which is fundamental to achieve a higher level of smartness of the network itself for a better use of the sensing units and the local-node signal processing and communication. Therefore, the idea of achieving state-of-the-art results using a standard inexpensive complementary metal-oxidesemiconductor (CMOS) technology is attractive. However, with the continuous downscaling of feature sizes of the CMOS technologies, devices are
suffering more degradation of their analog characteristics [26]. A solution to compensate for this issue can be provided by the Delta-Sigma $(\Delta \Sigma)$ architecture because of their high tolerance for the imperfections of the basic building blocks [27], especially for the amplifier non-idealities.

Although continuous-time ADCs currently represent an active research field, their performance is severely affected by clock jitter [28]. On the other hand, discrete-time implementations using switched-capacitor (SC) techniques strongly alleviate this problem and decrease matching errors between devices, as well, resulting in stable filter coefficients.

One of the most power-hungry blocks in these SC $\Delta \Sigma$ ADCs is the operational amplifier (OpAmp). Traditional Class-A OpAmps drain a large static current, which has no useful contribution to the discrete-time signal processing itself since the signal samples are significant at the end of the sampling period only, regardless of their previous transient, provided the required settling error is met. Research into Class-AB OpAmps may shift the energy usage preferably towards useful dynamic transitions, thus reducing power consumption at the circuit level [29-35]. Classically, OpAmp; are powered on even during the time periods when they are not used. Switching them off may help to save energy at the system level and, also, to minimize the number of signal-path switching devices, thus alleviating distortion-related problems [36].

Power-consumption optimization is one of the most important topics of this PhD thesis, and it has been faced at both the device and system levels.

At the device level, traditional design equations describe the operation of the metal-oxide-semiconductor field-effect transistor (MOSFET) only in the strong-inversion region, whose choice leads to power inefficiency in many designs. The C. C. Enz, F. Krummenacher and E. A. Vittoz (EKV) and Advanced Compact MOSFET (ACM) models [37, 38] are good choices to take advantage of the weak and moderate inversion regions, managing the reduction of power consumption by the handmade estimations of transistor performances.

At the system level, some of the state-of-the-art high-resolution-ADC designs use driving voltages that might surpass the technology supply limits, in this way undermining reliability of the integrated circuit. Thus, it is ad-
visable to reject techniques such as bootstrapping, whose implementation also requires complex schemes. Furthermore, some of the $\Delta \Sigma$-ADC design proposals rely on calibration, achieving high-resolution performance, but increasing the manufacturing and operation costs. Therefore, calibration-free circuits are of interest for most smart-sensing applications.

Finally, since using proprietary tools for electronic design automation (EDA) usually prevents from inspecting and modifying their code to meet particular needs, there is a motivation to use open-source programs whenever it is possible [39, 40]. Also, the independence from any closed computational environment may improve workflow automation, which plays a key role in increasing scientific productivity [41]. Hence, it would be desirable to extend the use of the open-source EDA tools to the full-custom integrated-circuit CMOS designs obtained in this research work.

The motivation factors described above led to the inception of this PhD thesis during the research activities on the CMOS read-out integrated circuits for the arrays of long-wave infrared thermal sensors [42-45]. These activities were followed by the development of the potentiostatic $\Delta \Sigma \mathrm{ADC}$ for smart electrochemical sensors [22, [23]. Finally, the work on the highresolution ADCs for space missions in the scope of the project funded by the European Space Research and Technology Centre (ESTEC) under the contract $40000101556 / 10 / \mathrm{NL} / \mathrm{AF}$, provided the main contributions of this PhD thesis, resulting in [29] and other publications in the process of dissemination.

### 1.2 Analog-to-Digital Conversion Techniques

A typical ADC system is illustrated in Fig. 1.1. It converts the continuoustime analog signal $V_{\text {in }}(t)$ to the discrete-time digital signal $\delta_{\text {out }}(n)$, which is a digital number measuring the analog value of $V_{\text {in }}(t)$ with the introduction of some error.

At the input, the anti-aliasing filter, which usually has a low-pass transfer function, limits the input-signal bandwidth, preventing the overlapping in the base band of the out-of-band signal and input-noise spectrums around multiples of the sampling frequency $f_{\mathrm{s}}$ in the next stage [46]. After that,


Figure $1.1 \mid$ General ADC system.
the sample and hold $(\mathrm{S} / \mathrm{H}$ circuit performs the signal discretization in the time domain, and, then, the quantizer carries out the discretization in the amplitude, feeding the obtained digital signal to thedigital-signal processing (DSP) system for an additional treatment such as digital filtering and decimation. The number of discrete values $M$ which an ADC can produce at the output determines the resolution parameter, which is usually expressed in the bits number $N$ :

$$
\begin{equation*}
N=\log _{2}(M) \tag{1.1}
\end{equation*}
$$

Fig. 1.2 presents an example of the transfer curve and the error function of a uniform ADC quantizer with $M=4$, and thus, according to 1.1), yielding a 2-bit resolution. Here, $V$ is the analog input voltage with the full scale $V_{\min }<V<V_{\max }$, and $\delta_{\mathrm{q}}$ is the quantized output. The least significant bit ( $\overline{\mathrm{LSB}})$ of an ADC is defined by the quantization step $\Delta$ :

$$
\begin{equation*}
\Delta=\frac{V_{\max }-V_{\min }}{2^{N}-1} \tag{1.2}
\end{equation*}
$$

The quantization error $\epsilon_{\mathrm{q}}$ is always present during the normal operation of an ADC with values ranging from $-\Delta / 2$ to $\Delta / 2$, as can be seen in Fig. 1.2. It has been assumed that the $\epsilon_{\mathrm{q}}$ probability distribution is uniform across this range. As a consequence, $\epsilon_{\mathrm{q}}$ is treated like a white noise, referred to as the quantization noise, with its power evently distributed between the samplingfrequency halves $-f_{\mathrm{s}} / 2$ and $f_{\mathrm{s}} / 2$ and the power spectral density (PSD) given by [47]:

$$
\begin{equation*}
S_{\varepsilon}(f)=\frac{1}{f_{\mathrm{s}}}\left[\frac{1}{\Delta} \int_{-\Delta / 2}^{\Delta / 2} \epsilon_{\mathrm{q}}^{2} d \epsilon_{\mathrm{q}}\right]=\frac{\Delta^{2}}{12 f_{\mathrm{s}}} \tag{1.3}
\end{equation*}
$$



Figure 1.2 $\quad$ An example of the transfer curve and the error function of a 2 -bit ADC quantizer.

All fundamental ADC architectures used today had been discovered and published in one form or another by the mid-1960s [48]. They will be reviewed below. In all cases, it will be supposed that the input analog signal is processed by the anti-aliasing filter and the resulting output digital signal is fed into the DSP circuit which has no feedback path to the ADC core.

### 1.2.1 Flash ADC

The flash-ADC principle, shown in Fig. 1.3, is common to all fundamental ADC architectures in some degree. The input signal $V_{\text {in }}(t)$ is first sampled and held at the Nyquist rate of two times the input bandwidth (BW) to avoid aliasing. Then, each sample is sensed by the array of compara-


Figure 1.3 | General flash-ADC architecture.
tors, which are triggered at the beginning of each conversion cycle. Each comparator generates a logical high- or low-level output signal depending on whether $V_{\mathrm{in}}(n)$ is above or below the comparator reference voltage, respectively. The reference voltages are typically generated by a ladder of matched resistors, as in Fig. 1.3, connected between the full-scale positive $V_{\max }$ and negative $V_{\min }$ references. In SC applications, sampling capacitors can be also employed instead of resistors as voltage dividers, thus reducing the static power consumption. If $f_{\mathrm{s}}$ is high enough, the charge leakage from the capacitors can be neglected.

From the point of view of a whole block, the comparator array generates a thermometric-like code, which is converted into a binary code $\delta_{\text {out }}(n)$ by the digital encoder. Usually, the encoding algorithm also incorporates the bubble error correction ( $\overline{\mathrm{BEC}})$ to prevent one of the erroneously tripped
comparators from corrupting the entire output code [49]. The linearity of the flash ADC is improved if the input-equivalent offset of the comparators is reduced by means of individual preamplifiers. These preamplifiers also isolate the reference ladder from the kick-back noise generated by a high-swing activity of the comparators. However, the use of preamplifiers increases power consumption.

To obtain a resolution of $N$ bits, the number of comparators which the flash ADC needs to employ is $2^{N}-1$. It means that to reach even a modest 8 -bit resolution, as much as 255 comparators are required, drastically increasing circuit power consumption and area. Moreover, the input load is also increased, reducing the input-signal bandwidth. This makes the flash ADCs inappropriate for high-resolution applications. As will be shown in Section 1.4, there are no state-of-the-art stand-alone flash ADCs surpassing an 8-bit resolution. To achieve a higher resolution, fabrication trimming or digital calibration are needed. However, these techniques boost the circuit manufacturing and operation costs.

### 1.2.2 Folding ADC

The number of required components is reduced with respect to the flash ADC of Fig. 1.3 if it is split into two parallel subADCs, as illustrated in Fig. 1.4, the first, for a coarse quantization, determining the most significant bits (MSB $;$ ) $\delta_{\text {coarse }}(n)$; and, the second, for a fine quantization, determining the LSB $\delta_{\text {fine }}(n)$. A folding circuit is used at the input of the fine ADC to transform the input signal into a signal which is repeated in the intervals


Figure $1.4 \mid$ General folding-ADC architecture.
marked by the MSBs. Therefore, the same reduced set of components can be reused in all intervals. For this reason, this type of ADCs is called the folding ADC. For example, in order to obtain the same 8-bit resolution, using 4 -bit coarse and 4 -bit fine ADCs , only $2^{4}-1+2^{4}-1=30$ comparators are needed, in contrast with $2^{8}-1=255$ comparators required for the flash ADC.

The area and power-consumption savings, obtained employing this architecture, can be invested in the accuracy increase. Thus, the state-of-the-art folding ADCs report resolution values up to 14 bits [50], still however below the target performance of this PhD thesis.

### 1.2.3 Pipeline ADC

The pipeline ADCs further improve the resolution feature and minimize the integration area by splitting the data-conversion processes into two or more sequential steps of subranging, as shown in Fig. 1.5. Each stage of subranging consists of a $\mathrm{S} / \mathrm{H}$ operated at a $2-\mathrm{BW}$ rate, an analog-to-digital conversion providing a portion of bits to a digital post-processing circuit, a digital-to-analog reconstruction, a subtraction of the reconstructed analog signal from the previously sampled input signal and a subtraction-result amplification to adapt the residual-signal amplitude to the input full scale of the following stage. The first stage is responsible for the MSBs, and the following stages refine the measurement, reaching the LSBs. Since the conversion of the same input sample is produced by each stage at different points of time, a time-alignment function is implemented in the postprocessing circuit, which may also incorporate a digital error correction to relax the precision requirements of the individual stages [51].

Although a high bandwidth can be easily achieved using the pipeline ADC architecture, the need for sequential signal processing introduces an $L$-cycle latency with respect to the flash ADCs, where $L$ is the number of pipelined stages. This ADC type offers one of the best trade-offs between the power consumption and the achievable resolution. However, most of the practical resolution values of the reported designs are located below 13 bits [52]. This resolution limitation is derived from the blocks marked with $A$ in Fig. 1.5, since they are responsible for the residue propagation of each stage: any


Figure $1.5 \mid$ General pipeline-ADC architecture.
deviation from the ideal value of the amplification $A$ will result inevitably in a non-linearity of the conversion, thus limiting the achievable resolution.

### 1.2.4 Successive-approximation ADC

Instead of pipelining stages, the same stage can be reused in a successiveapproximation closed loop, as shown in Fig. 1.6. During one conversion cycle, the sampled input signal is successively compared to the feedback signal $V_{\mathrm{fb}}(n)$. The feedback DAC updates $V_{\mathrm{fb}}(n)$ according to the successive-approximation-register (SAR) binary search algorithm, which consists in tracking the input signal with an increasing precision for each succession and providing the resulting digital output $\delta_{\text {out }}(n)$ with a maximum resolution at the end of the conversion cycle. Since the same blocks are used during


Figure 1.6 | General SAR-ADC architecture.
the whole conversion process, the resolution limitation which affects the pipeline-ADC architecture is less stringent here. This allows to further minimize integration area and to reduce latency to one cycle, but at the cost of a reduced bandwidth due to an overclocking with respect to the final data rate. This overclocking is needed to enable the required number of converging iterations to be performed in the same conversion cycle.

As the number of analog blocks is reduced, SAR ADCs also exhibit lower power consumption. However, the achievable practical resolution values are limited by the non-linearity of the feedback DAC and still do not surpass 14 bits, according to the reported state-of-the-art designs [52].

### 1.2.5 Oversampling $\Delta \Sigma$ ADC

The ADC types discussed above operate providing the output samples at the data rate $f_{\mathrm{s}}$ of two times the input-signal bandwidth. For this reason, they are called Nyquist-rate ADCs. According to the Nyquist-Shannon sampling theorem, $f_{\mathrm{s}}$ must be at least as high as the Nyquist frequency $f_{\mathrm{N}}$, which is defined as

$$
\begin{equation*}
f_{\mathrm{N}}=2 \cdot \mathrm{BW} \tag{1.4}
\end{equation*}
$$

If $f_{\mathrm{s}}$ is increased with respect to $f_{\mathrm{N}}$, a feature is added to the ADC performance called oversampling, introducing the oversampling ratio (OSR)
as [27]:

$$
\begin{equation*}
\mathrm{OSR}=\frac{f_{\mathrm{s}}}{f_{\mathrm{N}}}=\frac{f_{\mathrm{s}}}{2 \cdot \mathrm{BW}} \tag{1.5}
\end{equation*}
$$

Using (1.3) and (1.5), the quantization-noise in-band power $P_{\varepsilon}$ can be found as

$$
\begin{equation*}
P_{\varepsilon}=\int_{-\mathrm{BW}}^{\mathrm{BW}} S_{\varepsilon}(f) d f=\frac{\Delta^{2}}{12 \cdot \mathrm{OSR}} \tag{1.6}
\end{equation*}
$$

From (1.6), it can be seen that the oversampling feature allows to reduce $P_{\varepsilon}$ by 3 dB by each OSR doubling. For an oversampling ADC, this implies a resolution increase of 0.5 bit/octave.

An additional advantage of oversampling is that the specifications of the input continuous-time anti-aliasing filter are relaxed if compared to that of Nyquist-rate ADCs. This is because there is no need for a sharp transition band, which may also introduce phase distortion [53]. A drawback of oversampling is that, an overclocking is needed with respect to the final data rate, as in the case of SAR ADCs, and this results in a reduced bandwidth.

The resolution of oversampling ADCs can be further improved through additional $P_{\varepsilon}$ attenuation using an ADC architecture based on a $\Delta \Sigma$-modulator $(\Delta \Sigma \mathrm{M})$ loop, shown in Fig. 1.7. Here, the analog version of $\delta_{1}$, generated by the feedback DAC, is subtracted from the sampled input signal and processed by the discrete-time high-gain loop filter, so that most of the quantization-noise power is shifted to the outside of the signal band and the equivalent $P_{\varepsilon}$ is attenuated. This processes is called noise shaping. The noise transfer function (NTF) of the modulator is usually of high-pass or band-stop type, while the signal transfer function (STF) is of all-pass type. This difference plays the key role in increasing the resolution of $\Delta \Sigma$-ADCs and will be discussed in detail in the next chapter. It will be shown how the basic-block imperfections have little or no impact on the $\Delta \Sigma$-ADC performance, which serves as a determining factor in selecting this ADC type as an object of research in this PhD thesis. A comparative study of the


Figure 1.7 $\mid$ General $\Delta \Sigma$-ADC architecture.
state-of-the-art ADCs in Section 1.4 will also show that, up to date, no other ADC type can achieve better performance than that of $\Delta \Sigma$ ADCs.

As it can be seen in Fig. 1.7, an additional digital circuit block called decimator is needed to reduce the data-output rate of $\Delta \Sigma \mathrm{M}$ to the Nyquist frequency and to remove the quantization noise outside the band of interest. This digital block requires some extra dynamic power, which is however scaling down with CMOS technologies.

### 1.3 Low-Current versus Low-Voltage Design in Nanometer CMOS Technologies

The current trend of CMOS technologies adapting nanometer device lengths suggests that ADCs will be implemented using nodes below 10 nm by the year 2020 [54]. The digital parts of an ADC greatly benefit from this trend as their sizes and response times are decreased. However, the analog parts cannot fully take advantage of this scaling due to various arising issues. First, a shrinking length makes CMOS devices more sensitive to its variations due to process and mismatch effects. This challenges the modeling of nanometer CMOS devices and requires more design effort. Additional issues arise from the voltage supply decrease, which must be applied when scaling down the CMOS devices to prevent the transistor breakdown. On the other hand, the device threshold voltage is not scaled at the same rate as the supply voltage, resulting in a degradation of device characteristics and a reduction of the internal signal full scale. This voltage-swing reduction
directly affects the CMOS ADCs as their resolution depends on the noise floor, which is due to different physical phenomena and does not decrease with the technology downscaling. Therefore, the only means to reduce this noise floor is an increased power consumption, making the research into new low-power circuit topologies of substantial interest [55].

To improve the power efficiency and resolution of an ADC the maximum attention must be paid to its most power-hungry and distorting blocks such as OpAmps and switches in SC applications. In general, low-power design techniques can be classified into two different strategies: low-voltage and low-current circuits. In the first approach, power savings are obtained by scaling down the nominal supply voltage of the overall circuit. The consequent reduction of available voltage room between power rails is then compensated by specific circuit techniques, which try to optimize the allocation of internal signal headroom against device non-linearities. Examples of low-voltage design strategies are: rail-to-rail OpAmps [56] [59], bulk-driven OpAmps [59, 60], internal supply multipliers to drive critical switches [6163], comparator-based OpAmps [64-70], and switched-OpAmps (SOAs) for replacing critical switches [36]. In practice, low-voltage techniques only achieve moderate power saving ratios, in the order of a single octave due to technology limitations (e.g. MOSFET threshold voltage) or even to the increase of current consumption (e.g. extra biasing circuits).

When stronger power reduction is needed, low-current circuit techniques are mandatory. In this sense, the low-current OpAmp designs reported in literature exploit Class- AB operation, like: telescopic differential pairs with local common mode feedback (LCMFB) [31], dynamic biasing through RC bias tees [32], hybrid Class-A/AB operation [33], cascaded self-biased inverters [34] and adaptive biasing [35]. Unfortunately, most of the above circuit techniques rely on multi-stage OpAmp architectures, with the consequent power penalties imposed by frequency compensation, or their Class-AB performance tends to suffer from strong technology sensitivity. In this PhD thesis, low-current circuit techniques are explored in Chapter 3, focusing on SC Class-AB OpAmps.

### 1.4 State-of-the-Art Low-Power High-Resolution ADCs

The ADCs of different types and specifications cannot be directly compared. For this reason, their comparison is performed by combining the most important common parameters into a single figure of merit (FOM). The Walden FOM [71] is extensively used and defined as

$$
\begin{equation*}
\mathrm{FOMW}=\frac{P}{2 \cdot \mathrm{BW} \cdot 2^{\mathrm{ENOB}}} \tag{1.7}
\end{equation*}
$$

where $P$ is the static power consumption and ENOB is the effective number of bits, which is derived from the signal-to-noise-plus-distortion ratio (SNDR) of the ADC in dB :

$$
\begin{equation*}
\mathrm{ENOB}=\frac{\mathrm{SNDR}-1.76}{6.02} \tag{1.8}
\end{equation*}
$$

In comparing high-resolution ADCs, the Walden FOM is not appropriate as it is based on a circuit power model where each quantization level adds a constant amount of extra consumption, like in the flash-ADC architecture of Fig. 1.3. In our case, the best choice is the Schreier FOM [27], which also takes into account the thermal-noise limits:

$$
\begin{equation*}
\mathrm{FOMS}=\mathrm{SNDR}+10 \log \left(\frac{\mathrm{BW}}{P}\right) \tag{1.9}
\end{equation*}
$$

The performance comparison of the state-of-the-art ADCs of different architectures [52] is illustrated in Fig. 1.8. This type of performance analysis will be used in Chapter 5 when comparing with the results of this PhD thesis. Other key circuit parameters not included in FOMS like silicon area, calibration requirements or the use of the internal supply bootstrapping will be also taken into account there. By now, it can be seen that the SC $\Delta \Sigma$ architecture is of the best choice for high-resolution ADC designs. Other qualitative parameters which are not included in Fig. 1.8 , such as latency and area, are compared for all ADC groups in Table 1.1 [51]. From this comparison, it follows that, if a lower bandwidth and a higher latency


| Figure 1.8 | $\begin{array}{l}\text { Performance comparison of the state-of-the-art ADCs reported from } 1997 \text { to } 2015[52] . \\ \text { The lines of 160-, 170-, and 180-dB Schreier FOMs are plotted as a visual reference. }\end{array}$ |
| :--- | :--- |


| Architecture | Resolution | Bandwidth | Latency | Area |
| :--- | :--- | :--- | :--- | :--- |
| Flash | Low | High | Low | High |
| Folding | Medium | Medium-high | Low | High |
| Pipeline | Medium-high | Medium-high | High | Medium |
| SAR | Medium-high | Low-medium | Low | Low |
| $\Delta \Sigma$ | High | Low | High | Medium |

Table 1.1 | Comparison of ADC architectures 51.
are allowed, as in the case of sensor applications, $\Delta \Sigma$ remains the most attractive ADC architecture.

### 1.5 Objectives and Scope

The initial working hypotheses accepted as a basis of the research activities in this PhD thesis can be summarized in the following statements of expectation:

- Using a standard CMOS technology without special features, a lowcost calibration-free state-of-the-art ADC can be obtained, featuring low power consumption and high resolution.
- Employing the circuit topologies which are as simple as possible, saves the design time and effort and can be invested in the research for their improvement and adaptation to high-performance microelectronics.
- When designing low-power circuits, low-current design techniques are preferred over low-voltage design techniques and can provide higher power savings.
- A complex mixed-signal research can be conducted using open-source tools only.

To test and demonstrate these hypotheses, the research work presented in this PhD thesis is focused in obtaining a low-power high-resolution ADC integrated in a standard CMOS technology, including the following points:

- The advantage of the $\Delta \Sigma$-architecture simplicity and the tolerance for its basic block imperfections is taken.
- Switched-capacitor techniques are used to achieve a good matching between the devices and to be dependent only on the external clock jitter. Their side effects, as charge injection, are taken into account and canceled.
- Low-current techniques are employed in the circuit research, taking advantage of the weak- and moderate-inversion regions of the CMOSdevice operation, thus reducing the power consumption by orders of magnitude at the device level.
- Alternative Class-AB OpAmps are investigated as active elements, trying to use energy only for dynamic transitions, thus reducing the power consumption at the circuit level.
- The circuits unused during a certain period of time are powered off, thus reducing the power consumption at the system level and minimizing the number of signal-path switching devices.
- The circuit reliability is improved by avoiding the use of bootstrapping techniques, which may shorten the operation life of integrated devices.
- The open-source programs are used whenever it is possible, bringing no limits in inspecting and modifying their code to meet special needs of this research.
- Scientific multi-programming-language environment is developed to remain independent from any closed computational environment.

In the scope of this thesis, low-power high-resolution $\Delta \Sigma$ modulators are explored. The anti-aliasing input analog filter and the decimation output digital filter are out of the scope of this work. As a core contribution, an attempt to improve the analog integrated-circuit design field is made. A high-FOM modulator test vehicle is obtained using a standard CMOS technology without clock bootstrapping nor calibration needs. Several applications, such as a high-precision industrial and scientific measurement or high-quality audio recording and processing, can benefit from the presented results.

## High-Resolution $\Delta \Sigma$ Architectures

This chapter explores the basic variations of $\Delta \Sigma \mathrm{M}$ architectures from the perspective of maximization of power efficiency and resolution at the system level.

First, the analysis of a $\Delta \Sigma \mathrm{M}$ basic structure based on only one integrator stage is performed and the fundamental property of its signal-versus-noise performance is discussed. Then, this structure is enhanced by introducing additional integrators.

The signal-headroom specifications of the integrator outputs are relaxed by introducing a feedforward path in the $\Delta \Sigma \mathrm{M}$ loop. This makes the design of integrators to not require low-voltage circuit techniques. The design of the $\Delta \Sigma \mathrm{M}$ quantizer is also simplified employing a single-bit implementation, which provides an inherent linearity and immunity to the quantizer systematic offset.

The equivalent analytical and behavioral models are used to study the tradeoffs between the $\Delta \Sigma \mathrm{M}$ parameters and the effects of non-idealities. As a result, the design effort is reduced. The behavioral simulation of $\Delta \Sigma \mathrm{M}$ architectures and the extraction of the most important parameters is discussed in detail.

At the end of this chapter, the target specifications for the $\Delta \Sigma \mathrm{M}$ implemented in this PhD thesis are defined at the circuit level.

### 2.1 Modulator Selection Methodology

### 2.1.1 First-Order $\Delta \Sigma M$

The basic structure of a $\Delta \Sigma \mathrm{M}$ is shown in Fig. 2.1. The input signal $V_{\text {in }}(z)$ and the output signal $V_{\text {out }}(z)$ are the Z-transforms of the time-domain sampled input and output signals, respectively. The structure of Fig. 2.1 is called the first-order $\Delta \Sigma \mathrm{M}$ because only one integrator is used to implement the transfer function $H_{1}(z)$ of the discrete-time filter. Typically, taking into account a one-sample delay of the integrator:

$$
\begin{equation*}
H_{1}(z)=\frac{z^{-1}}{1-z^{-1}} \tag{2.1}
\end{equation*}
$$

As will be shown below, the number of integrators can be increased, steepening the NTF and improving the resolution.


Figure 2.1 $\mid$ First-order $\Delta \Sigma \mathrm{M}$ architecture.

Due to the quantization effects, the system of Fig. 2.1 is non-linear. In order to simplify its mathematical analysis, the quantizer and DAC blocks are replaced by their equivalent linear models as shown in Fig. 2.2 [27], where $V_{\mathrm{qn}}$ is the quantization-error signal and $a_{\mathrm{q}}$ is the quantizer gain.

The characteristic equation of the $\Delta \Sigma \mathrm{M}$ linear model of Fig. 2.2 can be found as:

$$
\begin{equation*}
V_{\text {out }}(z)=a_{\mathrm{q}} H_{1}(z)\left(V_{\mathrm{in}}(z)-V_{\mathrm{out}}(z)\right)+V_{\mathrm{qn}}(z) . \tag{2.2}
\end{equation*}
$$



Figure $2.2 \mid$ Linear model of the first-order $\Delta \Sigma \mathrm{M}$ of Fig. 2.1 .

Using (2.2), $V_{\text {out }}(z)$ can be found as a function of $V_{\mathrm{in}}(z)$ and $V_{\mathrm{qn}}(z)$ :

$$
\begin{equation*}
V_{\mathrm{out}}(z)=\frac{1}{1+\left(a_{\mathrm{q}} H_{1}(z)\right)^{-1}} V_{\mathrm{in}}(z)+\frac{1}{1+a_{\mathrm{q}} H_{1}(z)} V_{\mathrm{qn}}(z) \tag{2.3}
\end{equation*}
$$

Eq. 2.3 can be grouped as

$$
\begin{equation*}
V_{\mathrm{out}}(z)=\operatorname{STF}(z) V_{\mathrm{in}}(z)+\operatorname{NTF}(z) V_{\mathrm{qn}}(z) \tag{2.4}
\end{equation*}
$$

Thus, from (2.3) and (2.4), it follows that the STF of the $\Delta \Sigma \mathrm{M}$ is

$$
\begin{equation*}
\operatorname{STF}(z)=\frac{1}{1+\left(a_{\mathrm{q}} H_{1}(z)\right)^{-1}} \tag{2.5}
\end{equation*}
$$

and the corresponding NTF is

$$
\begin{equation*}
\operatorname{NTF}(z)=\frac{1}{1+a_{\mathrm{q}} H_{1}(z)} \tag{2.6}
\end{equation*}
$$

At this point, the fundamental property of the signal-versus-noise selectivity of $\Delta \Sigma \mathrm{Ms}$ can be seen from (2.5) and 2.6). If the integrator is implemented so that it has a high gain in the signal band, the transfer functions in this band tend to: $\operatorname{STF}(z) \rightarrow 1$ and $\operatorname{NTF}(z) \rightarrow 0$. Therefore, increasing the gain of the integrator improves the resolution of the $\Delta \Sigma \mathrm{M}$.

### 2.1.2 Lth-order $\Delta \Sigma M$.

Employing first-order $\Delta \Sigma \mathrm{Ms}$, modest-resolution ADCs can be obtained [22]. To achieve high-resolution features, $P_{\varepsilon}$ can be minimized only by means of an excessive OSR increase, as the resolution improves at a moderate rate of 1.5 -bit/octave [53]. This problem is solved by introducing the additional integrators $H_{2-\mathrm{L}}$ in the filter loop as shown in the diagram of Fig. 2.3 for an $L^{\text {th }}$-order $\Delta \Sigma \mathrm{M}$. The gain coefficients $a_{1-\mathrm{L}}$ are included to prevent the integrators from overloading and to ensure the loop stability. In this case, the number of bits added to the resolution by doubling the OSR is given by $L+0.5$ [27], making high-order $\Delta \Sigma \mathrm{Ms}$ attractive for high-resolution and low-OSR ADCs. In practice, increasing the loop order, the loop stability is weakened in front of gain-coefficient mismatch due to technology process deviations. This hinders the implementation of the $\Delta \Sigma \mathrm{Ms}$ with a loop order higher than 5 and requires careful robustness verification even for lower-order $\Delta \Sigma \mathrm{Ms}$.


Figure $2.3 \mid L^{\text {th }}$-order single-loop $\Delta \Sigma \mathrm{M}$ architecture.

The multi-stage noise-shaping (MASH) architectures are not discussed here because they suffer from analog integrator non-idealities in a similar way as the pipeline ADCs discussed in Chapter 1.

### 2.1.3 Feedforward $\Delta \Sigma M$

As illustrated in Fig. 2.4, a feedforward path can be incorporated in the basic $\Delta \Sigma \mathrm{M}$ scheme of Fig. 2.1 to relax signal headroom specifications of the integrator output [72].

Replacing the quantizer and DAC blocks by their equivalent linear models,


Figure 2.4 $\mid$ First-order feedforward $\Delta \Sigma \mathrm{M}$ architecture.
as in Fig. 2.2, the analysis of Fig. 2.4 provides:

$$
\begin{gather*}
\operatorname{STF}(z)=1  \tag{2.7}\\
\operatorname{NTF}(z)=\frac{1}{1+a_{\mathrm{q}} H_{1}(z)} . \tag{2.8}
\end{gather*}
$$

Comparing (2.7) with 2.5, it can be noted that the STF of the feedforward $\Delta \Sigma \mathrm{M}$ is improved, while the NTF of 2.8 remains the same as in 2.6). The main advantage of this $\Delta \Sigma \mathrm{M}$ type is that its integrator only processes the quantization-error signal, whose amplitude is smaller than that of the input signal. Therefore, the integrator design becomes a less challenging task in terms of low-voltage operation.

A similar approach of inserting additional integrator stages, as in Fig. 2.3, can be applied to the first-order feedforward $\Delta \Sigma \mathrm{M}$ of Fig. 2.4. The resulting $L^{\text {th }}$-order feedforward $\Delta \Sigma \mathrm{M}$ is shown in Fig. 2.5. In contrast with Fig. 2.3, a single negative feedback path is enough to ensure the loop stability, which simplifies the feedback-DAC implementation. The feedforward-path coefficients $c_{1-\mathrm{L}}$ are incorporated for the summation-operation control before the quantizer.

Given the same $L^{\text {th }}$ order, the feedforward $\Delta \Sigma \mathrm{M}$ topology of Fig. 2.5 is more power efficient than that of Fig. 2.3 [73]. This is due to two main reasons: the relaxation of the specifications of the integrator amplifiers and the reduction of the sampling components following the first integrator.


Figure 2.5 $\mid L^{\text {th }}$-order feedforward $\Delta \Sigma \mathrm{M}$ architecture.

### 2.2 Single-Bit versus Multi-bit Quantization

The $\Delta \Sigma \mathrm{M}$ architecture is selected for the ADC development in this PhD thesis because of its robustness in achieving high-resolution features by increasing the loop order, while needing moderate OSR values. Following the discussion on the basic types of $\Delta \Sigma \mathrm{Ms}$ in the previous section, the feedforward variation in Fig. 2.5 is chosen due to its power efficiency.

The power of the in-band noise $P_{\varepsilon}$ can be further attenuated by increasing the number of quantizer levels, whose ENOB is ideally added to the resolution of the whole $\Delta \Sigma \mathrm{M}$. However, in circuit implementations where the number of quantizer bits is higher than one, several issues appear. One of them is the loop performance degradation caused by the non-linearity in the multi-bit quantization and the feedback-DAC operation. This makes multi-bit $\Delta \Sigma \mathrm{Ms}$ to require additional techniques such as calibration or dynamic element matching (DEM) [46, resulting in increased integration area, manufacturing costs, power consumption and design effort. In contrast, single-bit $\Delta \Sigma \mathrm{Ms}$ avoid these problems due to an inherent linearity of the quantizer, as shown in Fig. 2.6 for the transfer curve and the error function of a single-bit quantizer. Here, $V$ is the analog input voltage without a clearly defined full scale, if compared to the transfer curve of a multi-bit


Figure 2.6 An example of the transfer curve and the error function of a single-bit quantizer.
quantizer of Fig. 1.2, and $\delta_{\mathrm{q}}$ is the quantized output. Only one quantization step $\Delta$ is present and this is the source of an additional immunity to the quantizer systematic offset [6]. Thus, the design of the quantizer can be relaxed because no preamplifier is needed to reduce the input-referred offset. As a result, the speed of the single-bit quantizer can be increased, which is especially important in feedforward $\Delta \Sigma \mathrm{Ms}$.

The feedforward path introduces timing constraint issues, especially in multibit implementations [74], where an active adder before the quantizer is needed to adapt the quantizer input scale. If a single-bit quantizer is chosen, the adder can be build using passive components, as the signal attenuation is of low importance, following from the nature of single-bit quantization discussed above.

Multi-bit $\Delta \Sigma \mathrm{Ms}$ are useful in wide-band ADCs because they allow to reduce the OSR values. However, in high-resolution designs this may cause an undesired size increase of the sampler elements, whose sizing methodology will be discussed in the next section and practical implementation will be presented in Chapter 4

It can be concluded from this section that, when low integration area and
power consumption are desired and lower bandwidth is acceptable, a singlebit high-order feedforward $\Delta \Sigma \mathrm{M}$ is of optimum choice in order to maximize resolution.

### 2.3 Modeling of Circuit Non-Idealities

The transistor-level simulations of complete $\Delta \Sigma \mathrm{M}$ circuits tend to consume an important amount of CPU time [75, 76]. If they are required at the initial stages of the design, the development of a $\Delta \Sigma \mathrm{M}$ takes longer and costs more effort than in the case when equivalent analytical and behavioral-simulation $\Delta \Sigma \mathrm{M}$ models can be used instead. These models prove to be suitable in selecting the $\Delta \Sigma \mathrm{M}$ architecture and most important parameters to comply with specifications. They can also be employed to model the circuit nonidealities.

### 2.3.1 Quantization Noise

As it has been explained above, the mathematical analysis of a $\Delta \Sigma \mathrm{M}$ is a complex task due to its non-linear nature. Other analytical difficulties arise from the $\Delta \Sigma \mathrm{M}$ dynamic properties because of the memory of the integrators. To solve this problem, a behavioral simulation can be performed in the discrete-time domain, which is well-suited for the modeling of uniform-sampling systems such as SC $\Delta \Sigma \mathrm{M}$. Fig. 2.7 shows a second-order feedforward $\Delta \Sigma \mathrm{M}$. If a single-bit quantizer is selected, the behavior of this $\Delta \Sigma \mathrm{M}$ can be modeled using a simple flow illustrated in Fig. 2.8. Here, $V_{\text {in }}$ is employed as a sine-wave test signal of the frequency $f_{\text {in }}$, which is normally chosen to be lower than $\mathrm{BW} / 3$ to allow evaluation of the distortion at the second and third harmonics. Therefore, the number of samples to be simulated $n_{\text {samp }}$ is defined as

$$
\begin{equation*}
n_{\mathrm{samp}}=n_{\mathrm{p}} \cdot \mathrm{OSR} \frac{2 \cdot \mathrm{BW}}{f_{\mathrm{in}}} \tag{2.9}
\end{equation*}
$$

where $n_{\mathrm{p}}$ is the number of sine-wave periods of $V_{\mathrm{in}}$. ThePSD of the obtained $V_{\text {out }}$ sequence is estimated by the use of the Fast Fourier Transform ( $\overline{\mathrm{FFT}}$ ).


Figure 2.7 $\mid$ Second-order feedforward $\Delta \Sigma \mathrm{M}$.

An example of the output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7, with $a_{1}=0.3, a_{2}=0.7, c_{1}=2$ and $c_{2}=1$ from [77], is shown in Fig. 2.9 for a $-6-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input at a $13.6-\mathrm{MHz} f_{\mathrm{s}}$ and employing a 64-period $n_{\mathrm{p}}$. The signal-to-quantization-noise ratio (SQNR) is calculated in dB using

$$
\begin{equation*}
\mathrm{SQNR}=10 \log \frac{P_{\mathrm{s}}}{P_{\varepsilon}} \tag{2.10}
\end{equation*}
$$

where $P_{\mathrm{s}}$ is the signal power and $P_{\varepsilon}$ is the in-band noise power. For the case of Fig. 2.9, if a BW of 50 kHz is required, 2.10 provides an SQNR of 85.9 dB , and the OSR is 136 according to (1.5).

Iteratively, the SQNR is evaluated for a range of the $V_{\mathrm{in}}$-amplitude values. Fig. 2.10 plots the results of this sweep for the same $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7. It can be seen that the maximum SQNR value $S^{2}$ QNR $_{\text {max }}$ is not located at the full-scale input $\left(0 \mathrm{~dB}_{\mathrm{FS}}\right)$. This is due to the intrinsic $\Delta \Sigma \mathrm{M}$ loop overload. The dynamic range ( (DR) of the $\Delta \Sigma \mathrm{M}$ is evaluated as ratio between the maximum input-signal power for which the SQNR is degraded by -3 dB and the minimum detectable input-signal power [77]. Increasing the feedback-DAC gain coefficient $a_{\mathrm{fb}}$ shifts $\mathrm{SQNR}_{\text {max }}$ closer to the full-scale input value of $V_{\mathrm{in}}$. However it may result in the DR loss if the $-3-\mathrm{dB}$ SQNR limit is surpassed.


Figure 2.8 $\begin{aligned} & \text { Flow diagram for the behavioral modeling of the }\end{aligned}$ second-order feedforward $\Delta \Sigma \mathrm{M}$ of Fig. 2.7 .


Figure 2.9 $\begin{aligned} & \text { Output spectrum of the } \Delta \Sigma \mathrm{M} \text { high-level model of } \\ & \text { Fig } 2.7 \text { for }-6-\mathrm{m}^{2} \text {. }\end{aligned}$ Fig. 2.7 for a $-6-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input.


Figure 2.10 Simulated SQNR versus input amplitude of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7

The behavioral-simulation flow of Fig. 2.8 can be enhanced to include the effects of the $\Delta \Sigma \mathrm{M}$ component non-idealities as will be shown below. In order to discern the effects of each non-ideality on the $\Delta \Sigma \mathrm{M}$ performance, the non-idealities are modeled separately or in small groups derived from the same $\Delta \Sigma \mathrm{M}$ component.

As it has been already explained in Chapter 1, SC implementation for $\Delta \Sigma \mathrm{Ms}$ is preferred over continuous-time implementation in this PhD thesis since a very robust ADC is persued. Thus, the discussed modeling will continue to be concerned with SC $\Delta \Sigma \mathrm{Ms}$ only. In order to maximize the noise rejection, a fully-differential implementation of $\Delta \Sigma \mathrm{M}$ circuits will be also assumed in what follows.

### 2.3.2 Sampling Thermal Noise

The capacitors of a SC sampler act as a filter of the thermal noise produced by the switch resistance [78]. This noise is limited in band by the timeconstant of the equivalent RC circuit and, thus, its total power does not depend on the equivalent resistor value, but on the sampling capacitor value $C_{\mathrm{s}}$, the OSR and the absolute temperature $T$. This imposes minimum-size limits on the sampling capacitors, once the $\Delta \Sigma$ M OSR and resolution are fixed by design. For a fully differential implementation, the input capacitor value is [27]:

$$
\begin{equation*}
C_{\mathrm{s} 1}=\frac{2 k_{\mathrm{B}} T}{\overline{V_{\mathrm{n}}^{2}} \cdot \mathrm{OSR}} . \tag{2.11}
\end{equation*}
$$

Here, $\overline{V_{\mathrm{n}}^{2}}$ is the maximum allowed noise power:

$$
\begin{equation*}
\overline{V_{\mathrm{n}}^{2}}=\frac{\overline{V_{\mathrm{s}}^{2}}}{10\left(\mathrm{SNR}_{\mathrm{t}}+\mathrm{SNR}_{\mathrm{m}}\right) / 10} \tag{2.12}
\end{equation*}
$$

where $\overline{V_{\mathrm{s}}^{2}}$ is the maximum signal power, $\mathrm{SNR}_{\mathrm{t}}$ is the required $\Delta \Sigma \mathrm{M}$ signal-to-noise ratio (SNR) and $\mathrm{SNR}_{\mathrm{m}}$ is the safe SNR margin in dB .

The sizing of $C_{\mathrm{s} 1}$ of the first integrator does not depend on the $\Delta \Sigma \mathrm{M}$ architecture because $C_{\mathrm{s} 1}$ is located outside the $\Delta \Sigma \mathrm{M}$ closed signal loop. Nev-
ertheless, due to the noise suppression at each $\Delta \Sigma \mathrm{M}$ stage, the sampling capacitors of the following integrator stages $i>1$ can be scaled down according to [73]:

$$
\begin{equation*}
C_{\mathrm{s} i}=C_{\mathrm{s} 1} \frac{\pi^{2 i-2}}{\mathrm{OSR}^{2 i-2}(2 i-1)} \prod_{k=2}^{i} \frac{1}{a_{k-1}^{2}} \tag{2.13}
\end{equation*}
$$

Fig. 2.11 shows an example of the output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7 with and without sampling thermal noise, for the same $-6-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input at a $13.6-\mathrm{MHz} f_{\mathrm{s}}$. It can be observed that the high-frequency part of the spectrum is preserved, but, in the case of accounting the sampling thermal noise, a noise floor is added to the lowfrequency portion of the spectrum. Increasing $C_{\mathrm{s} 1}$ lowers this noise floor


Figure 2.11
Output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7 for a $-6-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input with and without sampling thermal noise.
moving the corner frequency (where the quantization and thermal noise are of the same order) leftwards and downwards, but at the same time increases the amount of charge to be transferred per sample and, hence, the total power consumption. Thus, the optimum corner frequency is found in the vicinity of the ADC BW frequency.

### 2.3.3 Component Mismatch

Integrated circuit components are subject to their characteristic modifications due to technology process variations. As a result, gain coefficients also vary with respect to those defined by high-level design, and the stability of a $\Delta \Sigma \mathrm{M}$ is more difficult to ensure when increasing loop order.

It is proposed to verify the robustness of a $\Delta \Sigma \mathrm{M}$ using behavioral simulation. Using the example of the second-order $\Delta \Sigma \mathrm{M}$ of Fig. 2.7, its stability can be tested under different coefficient-mismatch conditions, as listed in Table 2.1. For a given worst-case coefficient mismatch $\epsilon_{\text {mism }}$, as there are 4 coefficients, $2^{4}=16$ combinations are needed to include the minimum and maximum values of each coefficient.

In each new case, the coefficient values $a_{1, \mathrm{r}}, a_{2, \mathrm{r}}, c_{1, \mathrm{r}}$ and $c_{2, \mathrm{r}}$ are updated according to the corresponding row of the Table 2.1 and are used instead of $a_{1}, a_{2}, c_{1}$ and $c_{2}$ in the flow of Fig. 2.8. Thus, 16 input-amplitude sweeps must be performed and the worst $\mathrm{SQNR}_{\max }\left(\mathrm{SQNR}_{\text {max, worst }}\right)$ is provided as a result. Fig. 2.12 plots an example of this sweep for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7 with $\epsilon_{\mathrm{mism}}=5 \%$. As a result, the obtained $\mathrm{SQNR}_{\text {max, worst }}$ is 83.5 dB . In the case of higher-order $\Delta \Sigma \mathrm{Ms}$ with an increased number of coefficients, randomly chosen variations can be employed using Monte Carlo simulations, which are also useful for the estimation of the integrated-circuit manufacturing yield.

### 2.3.4 Integrator Settling Error

The settling error at the outputs of the integrators $\epsilon_{\text {sett }}$ is due to several non-idealities such as integrator amplifier finite gain, limited bandwidth and slew rate. This error is treated here as a random noise and it has been

| Case | $\boldsymbol{a}_{\mathbf{1}, \mathbf{r}}$ | $\boldsymbol{a}_{\mathbf{2}, \mathbf{r}}$ | $\boldsymbol{c}_{\mathbf{1}, \mathbf{r}}$ | $\boldsymbol{c}_{\mathbf{2}, \mathbf{r}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | $a_{1}$ | $a_{2}$ | $c_{1}$ | $c_{2}$ |
| 1 | $a_{1, \min }$ | $a_{2, \min }$ | $c_{1, \min }$ | $c_{2, \min }$ |
| 2 | $a_{1, \max }$ | $a_{2, \min }$ | $c_{1, \min }$ | $c_{2, \min }$ |
| 3 | $a_{1, \min }$ | $a_{2, \max }$ | $c_{1, \min }$ | $c_{2, \min }$ |
| 4 | $a_{1, \max }$ | $a_{2, \max }$ | $c_{1, \min }$ | $c_{2, \min }$ |
| 5 | $a_{1, \min }$ | $a_{2, \min }$ | $c_{1, \max }$ | $c_{2, \min }$ |
| 6 | $a_{1, \max }$ | $a_{2, \min }$ | $c_{1, \max }$ | $c_{2, \min }$ |
| 7 | $a_{1, \min }$ | $a_{2, \max }$ | $c_{1, \max }$ | $c_{2, \min }$ |
| 8 | $a_{1, \max }$ | $a_{2, \max }$ | $c_{1, \max }$ | $c_{2, \min }$ |
| 9 | $a_{1, \min }$ | $a_{2, \min }$ | $c_{1, \min }$ | $c_{2, \max }$ |
| 10 | $a_{1, \max }$ | $a_{2, \min }$ | $c_{1, \min }$ | $c_{2, \max }$ |
| 11 | $a_{1, \min }$ | $a_{2, \max }$ | $c_{1, \min }$ | $c_{2, \max }$ |
| 12 | $a_{1, \max }$ | $a_{2, \max }$ | $c_{1, \min }$ | $c_{2, \max }$ |
| 13 | $a_{1, \min }$ | $a_{2, \min }$ | $c_{1, \max }$ | $c_{2, \max }$ |
| 14 | $a_{1, \max }$ | $a_{2, \min }$ | $c_{1, \max }$ | $c_{2, \max }$ |
| 15 | $a_{1, \min }$ | $a_{2, \max }$ | $c_{1, \max }$ | $c_{2, \max }$ |
| 16 | $a_{1, \max }$ | $a_{2, \max }$ | $c_{1, \max }$ | $c_{2, \max }$ |

Gain coefficients generated for the mismatchsensitivity test of the second-order feedforward $\Delta \Sigma \mathrm{M}$
Table 2.1 of Fig. 2.7. The minimum and maximum coefficient values are obtained from the nominal coefficient values $\mp \epsilon_{\text {mism }}$, respectively.


Figure 2.12
Simulated SQNR $_{\text {max }}$ versus coefficient-mismatch cases of Table 2.1 for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 2.7 with $\epsilon_{\text {mism }}=5 \%$.
modeled using the behavioral-simulation flow proposed above by adding this noise contribution at the outputs of the integrators. For the example of the second-order $\Delta \Sigma \mathrm{M}$ of Fig. 2.7 , the modeling of the integrator outputs $V_{\mathrm{i} 1-2}$ will be modified with respect to that of Fig. 2.8 as

$$
\begin{align*}
& V_{\mathrm{i} 1}(n)=V_{\mathrm{i} 1}(n-1)+a_{1}\left(V_{\mathrm{in}}(n)-V_{\mathrm{fb}}(n)\right)+V_{\epsilon}(n), \\
& V_{\mathrm{i} 2}(n)=V_{\mathrm{i} 2}(n-1)+a_{2} V_{\mathrm{i} 1}(n-1)+V_{\epsilon}(n) \tag{2.14}
\end{align*}
$$

where $V_{\epsilon}(n)$ is a random noise signal generated with uniform distribution between $-\epsilon_{\text {sett }}$ and $\epsilon_{\text {sett }}$. In Chapter 4, it will be shown how this type of modeling is used to determine the maximum $\epsilon_{\text {sett }}$ allowed at the outputs of the integrators, for which the required $\Delta \Sigma \mathrm{M}$ performance is preserved.

### 2.4 External Non-Idealities

Several non-idealities extrinsic to the $\Delta \Sigma \mathrm{M}$ circuit itself, but which degrade its performance, must be taken into account when designing the biasing and communicaton interface circuits.

Jitter noise is due to uncertainties in the sampling-clock transitions $\sigma_{\mathrm{j}}$ and considerably degrades the performance of $\Delta \Sigma \mathrm{M}$ ADCs if its resulting inband power $P_{\mathrm{j}}$ injected at the input $\mathrm{S} / \mathrm{H}$ is higher than the in-band noise power of other intrinsic contributions. For given $\Delta \Sigma \mathrm{M}$ OSR, BW and maximum input-signal power $\overline{V_{\mathrm{s}}^{2}}, P_{\mathrm{j}}$ can be expressed as a function of $\sigma_{\mathrm{j}}$ [79]:

$$
\begin{equation*}
P_{\mathrm{j}}=\frac{\overline{V_{\mathrm{s}}^{2}}}{8} \frac{\left(2 \pi \cdot \mathrm{BW} \cdot \sigma_{\mathrm{j}}\right)^{2}}{\mathrm{OSR}} \tag{2.15}
\end{equation*}
$$

Eq. 2.15 is recalled in Chapter 5 to select the clock generator for the laboratory setup, which is build to test the $\Delta \Sigma \mathrm{ADC}$ developed in this PhD thesis.

The real voltage sources employed as analog references for the feedback DAC must present an in-band noise lower than that of the $\Delta \Sigma M$ intrinsic contributions. Thus, the performance of the $\Delta \Sigma \mathrm{M}$ is not degraded. The analog and digital supplies are preferred to be decoupled using separate
rails. If large noise-decoupling capacitors cannot be integrated on chip, they must be placed externally as close as possible to the $\Delta \Sigma \mathrm{M}$ pins. The generation of low-noise references and supply voltages for test purposes will be discussed in Chapter 5, as well as the on-package noise decoupling.

### 2.5 Target Specifications

This PhD thesis targets the Schreier FOM expressed by (1.9). The $\Delta \Sigma \mathrm{M}$ BW is selected to 50 kHz to cover most of the practical smart-sensing applications. Therefore to achieve a high FOM, the SNDR is to be maximized and the power consumption $P$ to be minimized. The target ENOB is 16 bits, which corresponds to an SNDR of 98 dB according to (1.8), and the wanted static power consumption is sought to be smaller than 10 mW .

Additional restrictions are self-imposed to reduce the $\Delta \Sigma \mathrm{M}$ manufacturing costs and integration area. They are:

1. Circuit integration using a standard CMOS technology only.
2. No bootstrapping or other techniques which may increase the operation voltages beyond the nominal supply levels of the target technology.
3. No calibration during manufacturing process.
4. No digital post compensation when in normal operation.

In Chapter 3, the design of the integrator amplifier will be explored and it will lead to the definition of the input full-scale for the entire $\Delta \Sigma \mathrm{M}$ in the following Chapter 4.

The minimum OSR is chosen to be 136 , which sets the maximum samplingcapacitor size allowed by the available integration area, according to 2.11.
The second-order $\Delta \Sigma \mathrm{M}$ of Fig. 2.7, operated at an OSR of 136 , provides and SQNR of 85.9 dB , which is far from the target 98 dB plus a $15-\mathrm{dB}$ margin, which is commonly employed in industrial designs [27]. To improve the resolution of this $\Delta \Sigma \mathrm{M}$, values of three parameters can be increased:

1. OSR.
2. Number of quantizer bits.
3. Loop order.

The OSR increase, conducting to high sampling frequencies, is limited as the parasitics of the components also increase their contributions to the circuit non-idealities. This results in difficulties in achieving circuit operation precision and is associated with the loss of power efficiency. The multi-bit quantizer implementations are discarded because they introduce a number of issues, discussed in Section 2.2. Finally, the only way to improve the $\Delta \Sigma \mathrm{M}$ resolution left is to increase the loop order. As it will be shown in Chapter 4, a forth-order single-bit feedforward architecture is capable of achieving an SQNR of 117 dB operated at the same 136 OSR.

## Low-Power CMOS Switched-Capacitor $\Delta \Sigma \mathrm{M}$ Circuits

This chapter introduces novel CMOS circuits specifically developed for lowpower SC $\Delta \Sigma \mathrm{Ms}$ and other techniques used to achieve a high-precision operation at the same time as a low-current consumption and a low sensitivity to both technology and temperature deviations, which may undermine the circuit reliability.

The first section contains a theoretical framework used in the circuit development. The EKV [37] and ACM [38] MOSFET-model equations are presented, covering all regions of the device operation. The ACM-model equations are written using the EKV-model notation for the purpose of unification.

The second section introduces a new family of Class-AB single-stage OpAmp circuits based on variable-mirror amplifiers (VMAs) [29] using dynamicratio current mirrors with a partial positive-feedback loop. The proposed architecture is characterized by generating all Class- AB currents in the output transistors only without affecting the polarization of the input differential pair. It exhibits low sensitivity to technology and temperature variations. Since it is based on a single-stage topology, the amplifier is autocompensated by the load capacitors without the need for any extra compensation devices.

In the last section, the developed continuous-time Class-AB single-stage OpAmp is transformed into a SOA for SC applications, focusing on the operation precision. Issues such as charge injection at the switch level are analyzed and solutions are proposed. Additional circuits for a fast on-off operation and a high open-loop DC gain are presented.

### 3.1 Advanced Analog MOSFET Modeling

MOSFET modeling is a complex topic far beyond the scope of this thesis. Thus, this section resumes the most important aspects of the employed theoretical framework.

A several-decade process of slight changes in the existing MOSFET models has yielded them inappropriate for the circuit design in the present due to complex equations describing the MOSFET behavior, excessive number of parameters and lack of physical meaning of these parameters [37, 38]. In this sense, the EKV and ACM models are the result of a new approach to the problem of the MOSFET modeling, connecting real physics with the former semi-empirical models.

In modern analog circuits, biasing simple amplifier stages near the weakor moderate-inversion region leads to maximum voltage gain, low device dissipation, and minimum total harmonic distortion [80]. The square-law variation of the MOSFET drain current $I_{\mathrm{D}}$ with the gate-to-source voltage $V_{\mathrm{GS}}$ has been traditionally used to describe the MOSFET behavior in saturation and strong inversion [81]:

$$
\begin{equation*}
I_{\mathrm{D}}=\frac{1}{2} \mu C_{\mathrm{ox}} \frac{W}{L}\left(V_{\mathrm{GS}}-V_{\mathrm{T} 0}\right)^{2}\left(1+\lambda V_{\mathrm{DS}}\right) \tag{3.1}
\end{equation*}
$$

Here $V_{\mathrm{T} 0}$ is the threshold voltage, $V_{\mathrm{DS}}$ is the resulting drain-to-source voltage, $\lambda$ is the channel-length modulation, $\mu$ is the mobility of charge carriers in the channel, $C_{\text {ox }}$ is the oxide capacitance per unit area, $W$ and $L$ are the effective width and length of the channel, respectively.

Because (3.1) assumes $I_{\mathrm{D}}$ to be zero when $V_{\mathrm{GS}}$ is less than $V_{\mathrm{T} 0}$, it cannot be employed in the weak- or moderate-inversion region. Even for small
positive $V_{\mathrm{GS}}-V_{\mathrm{T0}}$ values, it presents significant accuracy issues. The EKV and ACM models solve these problems and offer other useful features such as continuous transition from saturation to linear mode and symmetry between the source and drain terminals. According to these all-region models,

$$
\begin{equation*}
I_{\mathrm{D}}=I_{\mathrm{F}}-I_{\mathrm{R}} \tag{3.2}
\end{equation*}
$$

where $I_{\mathrm{F}}$ and $I_{\mathrm{R}}$ is the forward and reverse saturation currents, respectively. In order to numerically evaluate the level of inversion, the inversion coefficients for the forward saturation $\mathrm{IC}_{\mathrm{F}}$ and the reverse saturation $\mathrm{IC}_{\mathrm{R}}$ are introduced and defined by

$$
\begin{equation*}
\mathrm{IC}_{\mathrm{F}, \mathrm{R}}=\frac{I_{\mathrm{F}, \mathrm{R}}}{I_{\mathrm{spec}}} \tag{3.3}
\end{equation*}
$$

Here, $I_{\text {spec }}$ is the specific current

$$
\begin{equation*}
I_{\mathrm{spec}}=2 n \beta U_{\mathrm{T}}^{2}, \tag{3.4}
\end{equation*}
$$

where $n$ is the slope factor, $\beta=\mu C_{\mathrm{ox}} \frac{W}{L}$ is the transfer parameter, and $U_{\mathrm{T}}$ is the thermal voltage defined by

$$
\begin{equation*}
U_{\mathrm{T}}=\frac{k_{\mathrm{B}} T}{q} \tag{3.5}
\end{equation*}
$$

Here, $k_{\mathrm{B}}=1.38 \times 10^{-23} \mathrm{~J} / \mathrm{K}$ is the Boltzmann constant, $T$ is the absolute temperature, and $q=1.6 \times 10^{-19} \mathrm{C}$ is the elementary positive charge.

If $\mathrm{IC}_{\mathrm{F}, \mathrm{R}} \gg 1$, it is said that the forward- or reverse-saturation component is in strong inversion; if $\mathrm{IC}_{\mathrm{F}, \mathrm{R}} \approx 1$, it is in moderate inversion; and, if $\mathrm{IC}_{\mathrm{F}, \mathrm{R}} \ll 1$, it is in weak inversion.

### 3.1.1 Strong Inversion

The EKV model expresses (3.2) for the MOSFET device in linear mode and strong inversion, where $V_{\mathrm{G}}>V_{\mathrm{T} 0}$ and the channel is fully depleted, as

$$
\begin{align*}
I_{\mathrm{D}} & =\frac{\beta}{2 n}[\overbrace{\left(V_{\mathrm{G}}-V_{\mathrm{T} 0}-n V_{\mathrm{S}}\right)^{2}}^{\text {Forward component }}-\overbrace{\left(V_{\mathrm{G}}-V_{\mathrm{T} 0}-n V_{\mathrm{D}}\right)^{2}}^{\text {Reverse component }}] \\
& =\beta\left[V_{\mathrm{G}}-V_{\mathrm{T} 0}-\frac{n}{2}\left(V_{\mathrm{D}}+V_{\mathrm{S}}\right)\right]\left(V_{\mathrm{D}}-V_{\mathrm{S}}\right), \tag{3.6}
\end{align*}
$$

where $V_{\mathrm{G}}, V_{\mathrm{S}}, V_{\mathrm{D}}$ are the gate-, source- and drain-terminal voltages referred to the substrate, respectively. Eq. (3.6) clearly identifies the forward and reverse components.

In forward saturation, the reverse current $I_{\mathrm{R}}$ can be neglected, thus, from (3.2), $I_{\mathrm{D}}=I_{\mathrm{F}}$. Consequently, (3.6) becomes

$$
\begin{equation*}
I_{\mathrm{D}}=\frac{\beta}{2 n}\left(V_{\mathrm{G}}-V_{\mathrm{T} 0}-n V_{\mathrm{S}}\right)^{2} \tag{3.7}
\end{equation*}
$$

### 3.1.2 Weak Inversion

Similarly, for the device in linear mode and weak inversion, where no channel is formed and the diffusion of carriers is the only means providing a relatively small current, the EKV model provides

$$
\begin{equation*}
I_{\mathrm{D}}=I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{G}}-V_{\mathrm{T0}}}{n U_{\mathrm{T}}}}\left(\mathrm{e}^{-\frac{V_{\mathrm{S}}}{U_{\mathrm{T}}}}-\mathrm{e}^{-\frac{V_{\mathrm{D}}}{U_{\mathrm{T}}}}\right) \tag{3.8}
\end{equation*}
$$

Eq. (3.8) accepts $V_{\mathrm{G}}$ values lower than $V_{\mathrm{T} 0}$, producing valid results in the weak-inversion region. In forward saturation, (3.8) is simplified as

$$
\begin{equation*}
I_{\mathrm{D}}=I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{G}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}} \mathrm{e}^{-\frac{V_{\mathrm{S}}}{U_{\mathrm{T}}}} . \tag{3.9}
\end{equation*}
$$

The forward-saturation inversion coefficient from (3.3) is reduced to

$$
\begin{equation*}
\mathrm{IC}=\frac{I_{\mathrm{D}}}{I_{\mathrm{spec}}} \tag{3.10}
\end{equation*}
$$

### 3.1.3 All-Region Approximation

Although (3.6) and (3.8) provide good approximation in the strong- and weak-inversion regions, they fail to cover the moderate-inversion region, where many devices can find the best trade-off between their parameters. The ACM model deals with this issue and offers an expression, which relates the MOSFET terminal voltages and inversion coefficients in all regions of MOSFET operation [82, 83]. It is reported here using the EKV notation as

$$
\begin{equation*}
\frac{V_{\mathrm{G}}-V_{\mathrm{T} 0}-n V_{\mathrm{S}, \mathrm{D}}}{n U_{\mathrm{T}}}=\sqrt{1+4 \mathrm{IC}_{\mathrm{F}, \mathrm{R}}}-2+\ln \left(\sqrt{1+4 \mathrm{IC}_{\mathrm{F}, \mathrm{R}}}-1\right) \cdot( \tag{3.11}
\end{equation*}
$$

In manual analysis of complex circuits, the use of (3.11) may may result in cumbersome equations, however it proves useful in simple-circuit research such as biasing of the OpAmp cascode transistors, which will be discussed in the next section.

### 3.2 Variable-Mirror Amplifier Family

This section introduces a new family of Class-AB OpAmp circuits, which are based on single-stage topologies with variable current mirrors called variable-mirror amplifiers (VMAs) [29]. The proposed topology allows investing all Class-AB dynamic peak currents in the output transistors only. In addition to the inherent power savings, this single-stage design approach avoids the need for any internal compensation, resulting in low-current and low-area overheads, multi-decade load-capacitance capability, and compatibility with SOA fast on-off operation in low-voltage SC circuits. From the manufacturing and operation-condition viewpoints, the proposed topology does not introduce any dependency on technology-parameter and temperature variations. This is of special interest when designing in deep-submicron CMOS technologies. The introduced Class-AB principle can be extended to a wide range of device operating conditions.

### 3.2.1 Single-Stage Class-AB Architecture

The proposed VMA architecture is shown in Fig. 3.1. All MOSFET bulk terminals are connected to their respective supply rail and are hidden for simplicity. The input transconductor consists of two complementary differential pairs, splitting the input signal into two paths for a separate Class-AB control of NMOS and PMOS output transistors. The dynamic current mirrors, boxed in Fig. 3.1, are the core of the novel OpAmp. They can be understood as fully-differential $V_{\mathrm{cp}}$ and $V_{\mathrm{cn}}$ voltage-controlled current amplifiers, where the differential input current is represented by the ( $I_{\mathrm{inp}}, I_{\mathrm{inn}}$ ) pair, while the differential output current is represented by the ( $I_{\text {onp }}, I_{\text {onn }}$ ) pair (for the NMOS paths). Their gain is dynamically and symmetrically changed by a cross-coupled partial positive local feedback, which is created by introducing the $V_{\text {cp }}$ dependence on $I_{\mathrm{inn}}$ and the $V_{\mathrm{cn}}$ dependence on $I_{\mathrm{inp}}$.

To improve the open-loop voltage gain $A_{\text {open }}$, cascode transistors are inserted in the OpAmp output branches. The optimum biasing of these stacked devices for a maximum output voltage full scale will be discussed in Section 3.2.4. Finally, for fully-differential applications, the control of the common-mode feedback ( $\overline{\mathrm{CMFB}}$ ) is introduced through the tail bias current of the NMOS-input transconductor ( $I_{\mathrm{cmfb}}$ ), whose SC implementation will be presented in Section 3.3 .

The VMA architecture of Fig. 3.1 features two main advantages. First, there is no need for Miller-compensation capacitors, resulting in siliconarea reduction and operation-speed improvement at the same time. Second, only the output-branch transistors are actually draining high-peak Class-AB currents, while the rest of the OpAmp devices are operated in Class-A, with the consequent benefits in terms of dynamic-to-static power consumption ratios.

For simplicity, the equations only for the NMOS paths will be discussed below. The PMOS-path behavior is symmetric, and its equations can be easily derived using the same methodology from the developed NMOS-path analysis. All transistors enclosed in a box are matched devices and use the same unitary element, but owning specified multiplicities, like the transistors with the multiplicities A and B in Fig. 3.1.


Figure 3.1
Proposed Class-AB single-stage OpAmp architecture for the VMA family.

For all circuits presented in this section, the A-sized transistors are supposed to be in saturation, and the B- and C-sized transistors are supposed to be operated in linear mode. The analysis of each circuit will be performed twice using two different assumptions: the first, supposing all transistors operating in strong inversion; and the second, supposing all transistors operating in weak inversion. This approach will help to predict the circuit behavior in the intermediate moderate-inversion region, which will be of interest in the next chapter.

In the case of the NMOS positive path, the desired Class-AB behavior of
the variable-gain current mirrors boxed in Fig. 3.1 is

$$
\left\{\begin{array}{lll}
I_{\mathrm{outp}} \equiv 0 & V_{\mathrm{cp}} \equiv V_{\mathrm{xp}} & I_{\mathrm{onp}} \equiv I_{\mathrm{inp}} \equiv \frac{I_{\mathrm{tail}}}{2}  \tag{3.12}\\
I_{\mathrm{outp}} \not \equiv 0 & V_{\mathrm{cp}} \not \equiv V_{\mathrm{xp}} & \left\{\begin{array}{c}
I_{\mathrm{onp}} \ll I_{\mathrm{inp}} \\
I_{\mathrm{onp}} \gg I_{\mathrm{inp}}
\end{array}\right.
\end{array} \quad\right. \text { Class-AB operation. }
$$

Eq. (3.12) can be interpreted as follows. For the bias point, when there is no $I_{\text {outp }}$-current demand at the output, the static power consumption is expected to be minimized. Thus, the output branch should be placed in the same low-current Class-A region as the input branch. This can be accomplished by driving the controlled voltage source $V_{\text {cp }}$ closer to the voltage drop $V_{\mathrm{xp}}$, setting the bias point of the VMA output-branch component $I_{\text {onp }}$ to $I_{\text {tail }} / 2$ automatically by the $1: 1$ geometrical ratio. On the contrary, when $I_{\text {outp }}$ is required, this equality must be broken, so that, depending on the polarity of $I_{\text {outp }}$, the Class-AB operation can attenuate or boost $I_{\text {onp }}$ with respect to the input-branch counterpart $I_{\text {inp }}$.

Supposing all transistors of Fig. 3.1 to be biased in strong inversion, 3.7) can be used to find the input-branch currents $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\mathrm{A} \frac{\beta}{2 n}\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}-n V_{\mathrm{cp}}\right)^{2}  \tag{3.13}\\
I_{\mathrm{inn}}=\mathrm{A} \frac{\beta}{2 n}\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}-n V_{\mathrm{cn}}\right)^{2}
\end{array}\right.
$$

and, the output-branch currents $I_{\text {onp }}$ and $I_{\text {onn }}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\frac{\mathrm{A} \cdot \mathrm{~B}}{\mathrm{~A}+\mathrm{B}} \frac{\beta}{2 n}\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}\right)^{2}  \tag{3.14}\\
I_{\mathrm{onn}}=\frac{\mathrm{A} \cdot \mathrm{~B}}{\mathrm{~A}+\mathrm{B}} \frac{\beta}{2 n}\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}\right)^{2}
\end{array}\right.
$$

Solving (3.13) and (3.14), the output currents $I_{\text {onp }}$ and $I_{\text {onn }}$ are found as the desired functions of the controlled voltage sources $V_{\mathrm{cp}}$ and $V_{\mathrm{cn}}$ and the
input currents $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\frac{\mathrm{B}}{\mathrm{~A}+\mathrm{B}}\left(\sqrt{\frac{\mathrm{~A} n \beta}{2}} V_{\mathrm{cp}}+\sqrt{I_{\mathrm{inp}}}\right)^{2}  \tag{3.15}\\
I_{\mathrm{onn}}=\frac{\mathrm{B}}{\mathrm{~A}+\mathrm{B}}\left(\sqrt{\frac{\mathrm{~A} n \beta}{2}} V_{\mathrm{cn}}+\sqrt{I_{\mathrm{inn}}}\right)^{2}
\end{array}\right.
$$

Eq. (3.15) demonstrates that $V_{\mathrm{cp}}$ and $V_{\mathrm{cn}}$ can be effectively used to perform the requested Class-AB current boosting and attenuation, as well as the setting of the output bias points. Although a dependence of (3.15) on the process parameters $n$ and $\beta$ is observed, it can be canceled by proper $V_{\mathrm{cp}}$ and $V_{\mathrm{cn}}$ implementations, two types of which will be studied in the next sections.

On the other hand, if all transistors of Fig. 3.1 are supposed to be biased in weak inversion, 3.9 can be employed to find $I_{\text {inp }}$ and $I_{\mathrm{inn}}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\mathrm{A} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}} \mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}},  \tag{3.16}\\
I_{\mathrm{inn}}=\mathrm{A} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}} \mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}
\end{array}\right.
$$

and, $I_{\mathrm{onp}}$ and $I_{\mathrm{onn}}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\frac{\mathrm{A} \cdot \mathrm{~B}}{\mathrm{~A}+\mathrm{B}} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}  \tag{3.17}\\
I_{\mathrm{onn}}=\frac{\mathrm{A} \cdot \mathrm{~B}}{\mathrm{~A}+\mathrm{B}} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}
\end{array}\right.
$$

Solving (3.16) and (3.17), the output currents $I_{\text {onp }}$ and $I_{\text {onn }}$ are also found as the functions of $V_{\mathrm{cp}}, V_{\mathrm{cn}}, I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ :

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\frac{\mathrm{B}}{\mathrm{~A}+\mathrm{B}} \mathrm{e}^{\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}} I_{\mathrm{inp}}  \tag{3.18}\\
I_{\mathrm{onn}}=\frac{\mathrm{B}}{\mathrm{~A}+\mathrm{B}} \mathrm{e}^{\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}} I_{\mathrm{inn}}
\end{array}\right.
$$

Eq. (3.18) shows that $V_{\mathrm{cp}}$ and $V_{\mathrm{cn}}$ can be still used to perform the requested Class-AB current boosting and attenuation, as well as the setting of the output bias points. Despite the exhibited dependence of (3.18) on the operation temperature ( $U_{\mathrm{T}}=\frac{k_{\mathrm{B}} T}{q}$ ), it will be proved in the next sections that specific $V_{\mathrm{cp}^{-}}$and $V_{\mathrm{cn}^{-}}$-source implementations can compensate it.

### 3.2.2 Type-I Current Amplifier

Fig. 3.2 presents the first proposal of a Class-AB circuit for the VMA architecture of Fig. 3.1. The cross-coupled matched pair of B-sized transistors is introduced here to supply the local positive feedback, which is responsible for emphasizing Class-AB behavior. However, in order to prevent the excess of the positive-feedback gain, which may latch the OpAmp circuit, the additional crossed C-sized transistor is incorporated, providing some amount of local negative feedback. In practice, the optimum balance between the positive and negative feedback can be simply achieved by the design of the device matching ratios B and C. Finally, the required gate-bias voltage $V_{\text {bias }}$ of the C-sized transistor is directly obtained from the matched composite diode-connected load biased with a current equal to $I_{\text {tail }}$.


Figure 3.2
Type-I Class-AB current amplifier for the VMA architecture of Fig. 3.1.

The A- and B-sized transistors connected in series in the output branches can be simplified and viewed as a single transistor in saturation with the
equivalent multiplicity D defined by

$$
\begin{equation*}
\mathrm{D} \doteq \frac{\mathrm{~A} \cdot \mathrm{~B}}{\mathrm{~A}+\mathrm{B}} \tag{3.19}
\end{equation*}
$$

Similarly, for the diode-connected load:

$$
\begin{equation*}
\mathrm{E} \doteq \frac{\mathrm{~A} \cdot \mathrm{~B} \cdot \mathrm{C}}{\mathrm{~A}+\mathrm{B}+\mathrm{C}} \tag{3.20}
\end{equation*}
$$

Thus, supposing all transistors in Fig. 3.2 to be biased in strong inversion, (3.14) is rewritten here as

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\mathrm{D} \frac{\beta}{2 n}\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}\right)^{2},  \tag{3.21}\\
I_{\mathrm{onn}}=\mathrm{D} \frac{\beta}{2 n}\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}\right)^{2}
\end{array}\right.
$$

and using (3.7), $I_{\text {tail }}$ is expressed by

$$
\begin{equation*}
I_{\mathrm{tail}}=\mathrm{E} \frac{\beta}{2 n}\left(V_{\mathrm{bias}}-V_{\mathrm{T} 0}\right)^{2} \tag{3.22}
\end{equation*}
$$

For the input branches, $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ are defined by (3.13) and also as the sums of the currents flowing through the B- and C-sized transistors in linear mode, which can be found using (3.6):

$$
\left\{\begin{align*}
I_{\mathrm{inp}}= & \mathrm{B} \beta\left[V_{\mathrm{gn}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cp}}\right] V_{\mathrm{cp}}  \tag{3.23}\\
& +\mathrm{C} \beta\left[V_{\mathrm{bias}}-V_{\mathrm{T} 0}-\frac{n}{2}\left(V_{\mathrm{cp}}+V_{\mathrm{cn}}\right)\right]\left(V_{\mathrm{cp}}-V_{\mathrm{cn}}\right) \\
I_{\mathrm{inp}}= & \mathrm{B} \beta\left[V_{\mathrm{gp}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cn}}\right] V_{\mathrm{cn}} \\
& +\mathrm{C} \beta\left[V_{\mathrm{bias}}-V_{\mathrm{T} 0}-\frac{n}{2}\left(V_{\mathrm{cp}}+V_{\mathrm{cn}}\right)\right]\left(V_{\mathrm{cn}}-V_{\mathrm{cp}}\right)
\end{align*}\right.
$$

Solving the set of equations formed by (3.13), (3.21, (3.22) and 3.23, the characteristic equation inluding the input and output currents can be derived:

Although $(3.24)$ is a non-explicit equation, it demonstrates that the transfer function between the output currents $I_{\text {onp }}$ and $I_{\text {onn }}$ and the input currents $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ is independent from the technology parameters $n$ and $\beta$, which have previously appeared in (3.15), since now only the currents and the geometrical factors are left.

If the transistors in Fig. 3.2 are biased in weak inversion, (3.17) is rewritten here using (3.19) as

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\mathrm{D} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}  \tag{3.25}\\
I_{\mathrm{onn}}=\mathrm{D} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}
\end{array}\right.
$$

and, employing (3.9) and (3.20), $I_{\text {tail }}$ is expressed by

$$
\begin{equation*}
I_{\text {tail }}=\mathrm{E} I_{\text {spec }} \mathrm{e}^{\frac{V_{\text {bias }}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}} \tag{3.26}
\end{equation*}
$$

For the input branches, $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ are defined by (3.16) and also as the sums of the currents flowing through the B- and C-sized transistors in linear mode using (3.8):

$$
\left\{\begin{align*}
I_{\mathrm{inp}}= & \mathrm{B} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}}\right)  \tag{3.27}\\
& +\mathrm{C} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\text {bias }}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(\mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}}-\mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}\right) \\
I_{\mathrm{inn}}= & \mathrm{B} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}\right) \\
& +\mathrm{C} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\text {bias }}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(\mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}-\mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}}\right)
\end{align*}\right.
$$

Solving the set of equations formed by (3.16), (3.25), (3.26) and (3.27), the characteristic equation including the input and output currents can be derived:

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\frac{\mathrm{B}}{\mathrm{D}} I_{\mathrm{onn}}\left(1-\frac{\mathrm{D}}{\mathrm{~A}} \frac{I_{\mathrm{inp}}}{I_{\mathrm{onp}}}\right)+\frac{\mathrm{C} \cdot \mathrm{D}}{\mathrm{~A} \cdot \mathrm{E}} I_{\mathrm{tail}}\left(\frac{I_{\mathrm{inp}}}{I_{\mathrm{onp}}}-\frac{I_{\mathrm{inn}}}{I_{\mathrm{onn}}}\right)  \tag{3.28}\\
I_{\mathrm{inn}}=\frac{\mathrm{B}}{\mathrm{D}} I_{\mathrm{onp}}\left(1-\frac{\mathrm{D}}{\mathrm{~A}} \frac{I_{\mathrm{inn}}}{I_{\mathrm{onn}}}\right)+\frac{\mathrm{C} \cdot \mathrm{D}}{\mathrm{~A} \cdot \mathrm{E}} I_{\mathrm{tail}}\left(\frac{I_{\mathrm{inn}}}{I_{\mathrm{onn}}}-\frac{I_{\mathrm{inp}}}{I_{\mathrm{onp}}}\right)
\end{array}\right.
$$

Eq. (3.28) is also non-explicit. However, it reveals that the transfer function between the output currents $I_{\text {onp }}$ and $I_{\text {onn }}$ and the input currents $I_{\text {inp }}$ and $I_{\mathrm{inn}}$ is no longer dependent on the thermal voltage $U_{\mathrm{T}}$, and thus on the temperature, as it has been the case in (3.18).

The maximum Class-AB output current $I_{\max }$ of the type-I VMA can be found for all inversion levels by analyzing one of two completely unbalanced


Figure 3.3 AB current amplifier of Fig. 3.2. The dimmed circuit parts are treated as inexistent.
input conditions. The circuit illustrated in Fig. 3.3 is derived from Fig. 3.2 for the case of the positive-path $I_{\mathrm{inp}} \approx I_{\text {tail }}$ and its analysis yields:

$$
\begin{equation*}
I_{\max } \simeq\left(1+\frac{\mathrm{D}}{\mathrm{C}}\right) I_{\mathrm{tail}} \tag{3.29}
\end{equation*}
$$

An excessive positive local feedback in the circuit of Fig. 3.2 may result in the VMA instability, or even a self-latch if enough differential input amplitude is applied. In order to prevent this unwanted behavior, the built-in smoother of Fig. 3.4 is proposed. This mechanism injects the low-level common-mode currents $I_{\min }$ into the input branches. Due to this minimum bias level ( $I_{\text {inp }, \mathrm{n}} \geq I_{\text {min }}$ ), the cut-off state is avoided in both sides of the differential structure and the VMA transient operation is smoothed.

At this point, the desired Class-AB functionality is achieved using the proposed type-I circuit. The possibility of an alternative $V_{\text {bias }}$ tuning opens this topology for the exploration of further enhancements. However, it needs additional bias circuits for the $V_{\text {bias }}$ and, optionally, $I_{\min }$ generation. These blocks increase the quiescent currents and lower the VMA power efficiency. The power consumption of the $V_{\text {bias }}$-generation circuit can be reduced by scaling down its polarization current and, proportionally, the width of the A-, B- and C-sized devices conneted in series, as the strict matching is not necessary.


Figure 3.4 Type-I current amplifier with an additional Class-AB smother.

Further research into type-I circuit improvement has been performed, trying to overcome the necessity for additional biasing blocks and yielding the typeII circuit presented in the next section.

### 3.2.3 Type-II Current Amplifier

Fig. 3.5 introduces the second proposal of a Class-AB current amplifier for the boxed parts of Fig. 3.1. Here, the C-sized negative-feedback transistor of Fig. 3.2 is replaced by two split counterparts in Fig. 3.5, which are autobiased and also prevent the VMA self-latch. Thus, no extra reference circuits are needed and the power efficiency is slightly improved at the cost of a non-electrically-tunable circuit.

In order to comply with the required behavior expressed by (3.12) for the bias point, the B -sized output transistors of Fig. 3.1 is replaced by the $(\mathrm{B}+\mathrm{C})$-sized counterparts in Fig. 3.5. Thus, under no differential input current, the equalities $V_{\mathrm{xp}}=V_{\mathrm{xn}}=V_{\mathrm{cp}}=V_{\mathrm{cn}}$ and $I_{\mathrm{onp}}=I_{\mathrm{onn}}=I_{\mathrm{inp}}=I_{\mathrm{inn}}$


Figure 3.5
Type-II Class-AB current amplifier for the VMA architecture of Fig. 3.1.
are achieved. The A - and $(\mathrm{B}+\mathrm{C})$-sized transistors connected in series in the output branches can be simplified and viewed as a single transistor in saturation with the equivalent multiplicity F defined by

$$
\begin{equation*}
\mathrm{F} \doteq \frac{\mathrm{~A}(\mathrm{~B}+\mathrm{C})}{\mathrm{A}+\mathrm{B}+\mathrm{C}} \tag{3.30}
\end{equation*}
$$

Thus, taking into account the output-transistor substitution $\mathrm{B} \rightarrow \mathrm{B}+\mathrm{C}$ and supposing all transistors to be biased in strong inversion in Fig. 3.5, (3.14) is rewritten here as

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\mathrm{F} \frac{\beta}{2 n}\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}\right)^{2}  \tag{3.31}\\
I_{\mathrm{onn}}=\mathrm{F} \frac{\beta}{2 n}\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}\right)^{2}
\end{array}\right.
$$

For the input branches, $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ are defined by 3.13 and also as the sums of the currents flowing through the B- and C-sized transistors operat-
ing in linear mode, which can be found using (3.6):

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\mathrm{B} \beta\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cp}}\right) V_{\mathrm{cp}}+\mathrm{C} \beta\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cp}}\right) V_{\mathrm{cp}}  \tag{3.32}\\
I_{\mathrm{inn}}=\mathrm{B} \beta\left(V_{\mathrm{gp}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cn}}\right) V_{\mathrm{cn}}+\mathrm{C} \beta\left(V_{\mathrm{gn}}-V_{\mathrm{T} 0}-\frac{n}{2} V_{\mathrm{cn}}\right) V_{\mathrm{cn}} .
\end{array}\right.
$$

Solving the set of equations formed by (3.13), (3.31) and (3.32), the characteristic equation including the input and output currents can be derived:

$$
\left\{\begin{align*}
I_{\mathrm{inp}}= & {\left[2\left(\mathrm{~B} \sqrt{\frac{I_{\mathrm{onn}}}{\mathrm{~F}}}+\mathrm{C} \sqrt{\frac{I_{\mathrm{onp}}}{\mathrm{~F}}}\right)-(\mathrm{B}+\mathrm{C})\left(\sqrt{\frac{I_{\mathrm{onp}}}{\mathrm{~F}}}-\sqrt{\frac{I_{\mathrm{inp}}}{\mathrm{~A}}}\right)\right] }  \tag{3.33}\\
& \left(\sqrt{\frac{I_{\mathrm{onp}}}{\mathrm{~F}}}-\sqrt{\frac{I_{\mathrm{inp}}}{\mathrm{~A}}}\right) \\
I_{\mathrm{inn}}= & {\left[2\left(\mathrm{~B} \sqrt{\frac{I_{\mathrm{onp}}}{\mathrm{~F}}}+\mathrm{C} \sqrt{\frac{I_{\mathrm{onn}}}{\mathrm{~F}}}\right)-(\mathrm{B}+\mathrm{C})\left(\sqrt{\frac{I_{\mathrm{onn}}}{\mathrm{~F}}}-\sqrt{\frac{I_{\mathrm{inn}}}{\mathrm{~A}}}\right)\right] } \\
& \left(\sqrt{\frac{I_{\mathrm{onn}}}{\mathrm{~F}}}-\sqrt{\frac{I_{\mathrm{inn}}}{\mathrm{~A}}}\right)
\end{align*}\right.
$$

Eq. (3.33) is a non-explicit equation. Nevertheless, it demonstrates that the independence from both the technology parameters $n$ and $\beta$ and from the operative temperature of the current transfer function is preserved.

The analytical expressions of 3.33 can be solved numerically. To verify the results, the $I_{\mathrm{inp}}-I_{\mathrm{inn}}$ DC sweep of the circuit in Fig. 3.5 is simulated, employing long-channel transistors biased in strong inversion with $\mathrm{IC}_{\mathrm{F}}=16$. Fig. 3.6 plots the analytical and simulated Class-AB normalized current transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios. It demonstrates the flexibility of the proposed current mirror when designing a VMA with a particular Class-AB


Figure 3.6
Analytical and simulated type-II Class-AB normalized current transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios (on the right), using $\mathrm{A}=\mathrm{B}+\mathrm{C}=8$ and all transistors biased in strong inversion.
modulation index. In practice, a wide range of OpAmp responses can be chosen, from strong Class AB to almost Class A, by changing the relative weights between the $\mathrm{A}, \mathrm{B}$ and C variables.

If the transistors in Fig. 3.5 are biased in weak inversion, and taking into account the output-transistor substitution $\mathrm{B} \rightarrow \mathrm{B}+\mathrm{C},(3.17$ ) is rewritten here using (3.30) as

$$
\left\{\begin{array}{l}
I_{\mathrm{onp}}=\mathrm{F} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}  \tag{3.34}\\
I_{\mathrm{onn}}=\mathrm{F} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}
\end{array}\right.
$$

For the input branches, $I_{\text {inp }}$ and $I_{\text {inn }}$ are defined by (3.16) and also as the
sums of the currents flowing through the B- and C-sized transistors in linear mode using 3.8:

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\mathrm{B} I_{\mathrm{spec}} \mathrm{c}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}}\right)+\mathrm{C} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cp}}}{U_{\mathrm{T}}}}\right)  \tag{3.35}\\
I_{\mathrm{inn}}=\mathrm{B} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gp}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}\right)+\mathrm{C} I_{\mathrm{spec}} \mathrm{e}^{\frac{V_{\mathrm{gn}}-V_{\mathrm{T} 0}}{n U_{\mathrm{T}}}}\left(1-\mathrm{e}^{-\frac{V_{\mathrm{cn}}}{U_{\mathrm{T}}}}\right)
\end{array}\right.
$$

Solving the set of equations formed by (3.16), 3.34) and (3.35), the characteristic equation including the input and output currents can be derived:

$$
\left\{\begin{array}{l}
I_{\mathrm{inp}}=\left(\frac{\mathrm{B}}{\mathrm{~F}} I_{\mathrm{onn}}+\frac{\mathrm{C}}{\mathrm{~F}} I_{\mathrm{onp}}\right)\left(1-\frac{\mathrm{F}}{\mathrm{~A}} \frac{I_{\mathrm{inp}}}{I_{\mathrm{onp}}}\right)  \tag{3.36}\\
I_{\mathrm{inn}}=\left(\frac{\mathrm{B}}{\mathrm{~F}} I_{\mathrm{onp}}+\frac{\mathrm{C}}{\mathrm{~F}} I_{\mathrm{onn}}\right)\left(1-\frac{\mathrm{F}}{\mathrm{~A}} \frac{I_{\mathrm{inn}}}{I_{\mathrm{onn}}}\right)
\end{array}\right.
$$

Again, (3.36) is also non-explicit. However, it reveals that the transfer function between the output currents $I_{\text {onp }}$ and $I_{\text {onn }}$ and the input currents $I_{\mathrm{inp}}$ and $I_{\mathrm{inn}}$ is independent from the thermodynamic voltage $U_{\mathrm{T}}$, and thus from the temperature.

Like for the strong inversion, (3.36) can be solved numerically. To verify the results, the $I_{\mathrm{inp}}-I_{\mathrm{inn}}$ DC sweep of the circuit in Fig. 3.5 is simulated, employing long-channel transistors biased in weak inversion with $\mathrm{IC}_{\mathrm{F}}=0.01$. Fig. 3.7 plots the analytical and simulated Class-AB normalized current transfer curves for the same conditions as in Fig. 3.6. It can be seen that the circuit design flexibility is maintained.

The results presented above prove that the desired Class-AB performance for the VMA devices in the strong- and weak-inversion regions is achieved. Consequently, it can be deduced that the performance in the intermediate moderate-inversion region will be conserved, as will be demonstrated in the next chapter. Here, the maximum output current of the type-II VMA can


Figure 3.7
Analytical and simulated type-II Class-AB normalized current transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios (on the right), using $\mathrm{A}=\mathrm{B}+\mathrm{C}=8$ and all transistors biased in weak inversion.
be approximated for all inversion-level regions in the same way as for the type-I VMA, completely unbalancing the input. The circuit illustrated in Fig. 3.8 is derived from Fig. 3.5 for the case of the positive-path $I_{\text {inp }} \approx I_{\text {tail }}$ and its analysis provides:

$$
\begin{equation*}
I_{\max } \simeq \frac{1+\frac{\mathrm{A}}{\mathrm{C}}}{1+\frac{\mathrm{A}}{\mathrm{~B}+\mathrm{C}}} I_{\mathrm{tail}}>I_{\mathrm{tail}} \tag{3.37}
\end{equation*}
$$

where it can be seen that $I_{\max }$ is greater than $I_{\text {tail }}$ and the Class-AB behavior is present for any sizing. Also, a good agreement is obtained between 3.37) and the analytical and simulated transfer curves for different $\mathrm{B} / \mathrm{C}$ ratios, which have been presented in Fig. 3.6 and Fig. 3.7.

This type-II current amplifier is selected for the development of the $\Delta \Sigma \mathrm{M}$ -


Figure 3.8 $\quad$ Circuit used for $I_{\text {max }}$ evaluation of the Type-II ClassAB current amplifier of Fig. 3.5. The dimmed circuit parts are treated as inexistent.
integrator SOA, which will be presented in Section 3.3

### 3.2.4 Full-Scale Cascode Biasing

Probably, the main disadvantage of using a single-stage approach for the proposed VMA-family architecture is the limited open-loop gain $A_{\text {open }}$. As shown in Fig. 3.1, the cascode transistors are used for the purpose of increasing $A_{\text {open }}$ and, thus, reducing the $\Delta \Sigma \mathrm{M}$-integrator settling error, as already discussed in the previous chapter. However, these additional stacked transistors also decrease the VMA output voltage full scale. In order to minimize this loss, the transistors should be biased at the edge of saturation. Traditional bias circuits used for this purpose are relatively complex, resulting in area or power consumption increase, and are not valid for all MOSFET inversion levels, hindering the design process. As illustrated in the basic example of Fig. 3.9, the cascode-bias circuit implementation based on [83] solves these issues by using a diode-connected transistor as the bias circuit with a specific sizing rule. Here, the transistor M1 can be viewed as a saturated equivalent of the A- and B-sized transistors connected in series in the output branches for the type-I current amplifier in Fig. 3.2, or the A- and (B+C)-sized transistors in series for the type-II current amplifier in Fig. 3.5. The gate of the cascode transistor M2 is biased by the voltage $V_{\mathrm{b}}$,


| Figure 3.9 | $\begin{array}{l}\text { Cascode series/parallel-association biasing circuit: } \\ \text { folded (top) and unfolded (bottom) views. }\end{array}$ |
| :--- | :--- |

generated by the diode-connected M3.
Using (3.11), the analysis of the circuit in Fig. 3.9 provides the characteristic equation including the inversion coefficients $\mathrm{IC}_{1-3}$ of M1-3 [83]:

$$
\begin{align*}
\sqrt{1+4 \mathrm{IC}_{3}}-\sqrt{1+4 \mathrm{IC}_{2}} & -\sqrt{1+4 \mathrm{IC}_{1}}+\ln \left(\frac{\sqrt{1+4 \mathrm{IC}_{3}}-1}{\sqrt{1+4 \mathrm{IC}_{2}}-1}\right) \\
& =\ln \left(A_{1}\right)-1+\frac{V_{\mathrm{m} 1}}{U_{\mathrm{T}}} \tag{3.38}
\end{align*}
$$

where $A_{1}=\frac{\partial V_{\mathrm{d}}}{\partial V_{\mathrm{in}}}$ is the M1 intrinsic gain and $V_{\mathrm{m} 1}=V_{\mathrm{d}}-V_{\text {sat1 }}$ is the M1-saturation-voltage safety margin. Choosing $A_{1}=100$ and $V_{\mathrm{m} 1}=2 U_{\mathrm{T}}$, (3.42) is simplified as

$$
\begin{equation*}
\sqrt{1+4 \mathrm{IC}_{3}}-\sqrt{1+4 \mathrm{IC}_{2}}-\sqrt{1+4 \mathrm{IC}_{1}}+\ln \left(\frac{\sqrt{1+4 \mathrm{IC}_{3}}-1}{\sqrt{1+4 \mathrm{IC}_{2}}-1}\right)=5.6 . \tag{3.39}
\end{equation*}
$$

Solving (3.39) numerically, $\mathrm{IC}_{3}$ can be found. Assuming an independence from the M2-3 $V_{\mathrm{T} 0}$, which is guaranteed by the series/parallel association [83] in Fig. 3.9, the M3 aspect ratio $\left(\frac{W}{L}\right)_{3}$ can be expressed as

$$
\begin{equation*}
\left(\frac{W}{L}\right)_{3}=\frac{\left(\frac{W}{L}\right)_{2}}{k_{\mathrm{I}}} \frac{\mathrm{IC}_{2}}{\mathrm{IC}_{3}} \tag{3.40}
\end{equation*}
$$

where $\left(\frac{W}{L}\right)_{2}$ is the M2 aspect ratio and $k_{\mathrm{I}}$ is the M3 bias-current reduction factor with respect to $I_{\mathrm{b}}$ of M2. The M3 total effective width $W_{3}$ is set to the width of the unitary element of M2, thus the total effective length of M3 can be found as

$$
\begin{equation*}
L_{3}=\frac{W_{3}}{\left(\frac{W}{L}\right)_{3}} \tag{3.41}
\end{equation*}
$$

Finally, the number of required series unitary elements $Y$ in Fig. 3.9 is

$$
\begin{equation*}
Y=\frac{L_{3}}{L_{2}} \tag{3.42}
\end{equation*}
$$

and the number of required parallel unitary elements $X$ is

$$
\begin{equation*}
X=k_{\mathrm{I}} \frac{\mathrm{IC}_{3}}{\mathrm{IC}_{2}} \frac{L_{2}}{L_{3}} \tag{3.43}
\end{equation*}
$$

In order to minimize the number of elements connected in series, it is proposed to adopt a solution for the fixed $Y=1$. In this case, $X, L_{2}$ and $\mathrm{IC}_{2}$
are used as input constants, and the variables $k_{\mathrm{I}}$ and $\mathrm{IC}_{3}$ are adjusted so that the equalities $L_{3}=L_{2}$ and $Y=1$ are produced, according to (3.42) and (3.43). The implementation of this solution in the context of the full SOA will be presented in the next section.

### 3.3 Switched-VMA Realization

In this section, the continuous-time type-II Class-AB single-stage VMA introduced in Section 3.2.3 is transformed into a SOA [36] for SC applications. In the next chapter, this switched VMA (SVMA) will be used as an active element of the $\Delta \Sigma \mathrm{M}$ integrators.

Fig. 3.10 illustrates three types of a SC-integrator fully-differential stage: the first two, employing a traditional OpAmp; and, the last, employing a SOA. The complete operation cycle of the SC integrator is split in two main phases: the sampling phase $\phi_{\mathrm{A}}$ and the integration phase $\phi_{\mathrm{B}}$. In what follows, all switches being reconfigured by these phases are CMOS transmission gates operating at the nominal voltage supply. Their implementation will be discussed in Chapter 4.

In all three cases of Fig. 3.10, the first-half-cycle phase $\phi_{\mathrm{A}}$ configures the switches to sample the integrator input voltage into $C_{\mathrm{s} i}$, and the second-halfcycle phase $\phi_{\mathrm{B}}$ configures the switches and uses the OpAmp or the SOA to transfer the $C_{\mathrm{s} i}$ charge into $C_{\mathrm{i} i}$, thus integrating the input signal and scaling it according to the $C_{\mathrm{s} i} / C_{\mathrm{i} i}$ ratio, ideally. The traditional switching scheme of Fig. 3.10 (a) assumes that the preceding and following integrator stages perform their sampling and integration operations in the same phases as the stage under discussion. Therefore, while in the sampling phase $\phi_{\mathrm{A}}$, the OpAmp is used to precharge the sampling capacitor of the next stage $C_{\mathrm{s}(i+1)}$ to the voltage resulting from the previous-cycle integration operation in $\phi_{\mathrm{B}}$. Consequently, the OpAmp is always enabled and there are no time slots to switch it off for the purpose of power-consumption reduction.

The switching scheme of Fig. 3.10(b) paves the way for the reduction of the OpAmp duty-cycle by applying the stage half-cycle interleaving. This means that, while the stage under discussion is in the sampling phase, the preceding and following stages are in the integration phase and vice versa.


Figure 3.10
SC-integrator stage: (a) with a traditional OpAmp; (b) with an OpAmp in interleaving; (c) with a SOA.

Thus, the OpAmp is not used in $\phi_{\mathrm{A}}$ and can be switched off. Only in $\phi_{\mathrm{B}}$, it is employed for both the $C_{\mathrm{s} i}$-charge transfer into $C_{\mathrm{i} i}$ and the simultaneous update of $C_{\mathrm{s}(i+1)}$. If the OpAmp is not turned off during $\phi_{\mathrm{A}}$, the switches $\mathrm{B}_{4}$ are needed to isolate the OpAmp outputs from the $C_{\mathrm{s}(i+1)}$-charge transfer in the next stage. These switches are the source of distortion due to the fact that the transmission-gate on resistance under the supported input-output voltage fluctuations is not constant. Their use can be avoided by employing the SOA, as shown in Fig. 3.10 (c).

The SOA-integrator operation is illustrated in Fig. 3.11 for both phases. In the sampling phase $\phi_{\mathrm{A}}$ shown in Fig. 3.11 (a), the SOA is turned off, only sensing the common-reference voltage $V_{\text {com }}$ for the CMFB circuit, whose implementation and operation will be discussed below. For this purpose, just few bias circuits of the SOA remain active in $\phi_{\mathrm{A}}$, approaching the overall static-power savings to $50 \%$.

When in $\phi_{\mathrm{B}}$, the SOA is turned on to perform the integration operation, as shown in Fig. 3.11 (b). At the same time, the SOA senses the output common-mode voltage and corrects it with respect to $V_{\text {com }}$ stored in the preceding $\phi_{\mathrm{A}}$. Parasitic charge injections produced by the switch- and SOAdevice disconnection at the end of $\phi_{\mathrm{B}}$ may cause distortion of the processing signal and the consequent loss of the $\Delta \Sigma \mathrm{M}$ resolution. In order to minimize them, two additional delayed counterparts $\phi_{\mathrm{AD}}$ and $\phi_{\mathrm{BD}}$ of $\phi_{\mathrm{A}}$ and $\phi_{\mathrm{B}}$, respectively, are employed, shown in Fig. 3.12 (a) [84]. Thus, the switches $\mathrm{B}_{2}$ and $\mathrm{B}_{3}$ in Fig. 3.10 (c) and simplified as B in Fig. 3.12 (b) are opened first on the falling edge of $\phi_{\mathrm{B}}$. Since, at the end of $\phi_{\mathrm{B}}$, their input-output terminals are close to $V_{\text {com }}$ for the positive and negative paths, when disconnected, they inject constant and equal charge, whose effects are decoupled by the differential operation and the SOA CMFB in the next cycle. After a short delay, the switches $\mathrm{B}_{1}$ in Fig. 3.10 (c) and simplified as $\mathrm{B}_{\mathrm{D}}$ in Fig. 3.12 (b) and the SOA are then turned off on the falling edge of $\phi_{\mathrm{BD}}$. The charge injections which may be caused by the SOA disconnection are not equal for the positive and negative paths because they depend on the output signal and their effects cannot be decoupled by the differential operation. Therefore, the phase sequence in Fig. 3.12 ensures that there is no path for the parasitic charge to follow from the SOA output through any capacitor at the moment when the SOA is turned off. Thus, all parasitic charge of



Figure 3.11
SOA-integrator stage in two phases: (a) sampling phase $\phi_{\mathrm{A}}$; (b) integration phase $\phi_{\mathrm{B}}$.
the SOA output branches is absorbed by the supply rails and no distortion in the SC circuit is produced. The phase $\phi_{\mathrm{AD}}$ is used for the same purpose as $\phi_{\mathrm{BD}}$, but for the preceding and following stages.

The complete SVMA schematic using the type-II Class-AB current amplifier is shown Fig. 3.13. In case of the SOA-integrator stage operation discussed in Fig. 3.12, the SVMA off state $\phi_{\text {off }}$ and on state $\phi_{\text {on }}$ correspond to the integrator phases $\phi_{\mathrm{AD}}$ and $\phi_{\mathrm{BD}}$, respectively. The transmission gates are not needed for the switch implementation because their normal-operation input-output voltages are located in narrow regions close to the voltage
(a)


SC-integrator phase chronogram (a) for the
Figure 3.12 transmission-gate NMOS devices and scheme (b) derived from Fig. 3.10 (c).
supply rails, where the performance of a single PMOS or NMOS switch is acceptable.

During the off state $\phi_{\text {off }}$, illustrated in Fig. 3.14 , the switches are configured in a way the tail currents of the input pairs are cut off, powering down most of the SVMA. Only the CMFB circuit and few bias references remain in operation to guarantee the following fast-switch-on operation. The diodeconnection of the transistors MB1-2 generates the CMFB offset voltage $V_{\text {cmfb } 0}$, which is sampled in the CMFB capacitors $C_{\text {cmfb }}$ with respect to the output voltages $V_{\text {outp }}$ and $V_{\text {outn }}$ shorted to $V_{\text {com }}$ during $\phi_{\text {off }}$, as can be recalled from Fig. 3.11 (a).

The SVMA is turned on in $\phi_{\text {on }}$ by the switches connecting the gates of the tail transistors MT1-2 to the voltage references provided by the bias circuits including MB1-3, as shown in Fig. 3.15. The CMFB operation is performed


Figure 3.13 Type-II-SVMA proposal and practical switch implementation.


Figure 3.14 | SVMA in the off state $\phi_{\text {off }}$.
by the control of the tail current of the NMOS input pair through the MT1 gate voltage, which in turn depends on

$$
\begin{equation*}
V_{\mathrm{cmfb}}=V_{\mathrm{cmfb} 0}+\frac{V_{\mathrm{outp}}+V_{\mathrm{outn}}}{2}-V_{\mathrm{com}} \tag{3.44}
\end{equation*}
$$

This implementation allows a zero startup time for the full SVMA. The CMFB needs only one idle SVMA half-cycle time to start operating properly.


Figure $3.15 \mid$ SVMA in the on state $\phi_{\text {on }}$.

The matched devices grouped in each of the boxes in Fig. 3.13 are arranged to use the same unitary element but with different multiplicities. The multiplicity ratio between the transistors MZ and the transistors MD $m_{\mathrm{Z}} / m_{\mathrm{D}}$ is defined as $k_{\mathrm{z}}$ and corresponds to the ratio $\mathrm{B} / \mathrm{C}$ in Fig. 3.5 controlling the Class-AB behavior:

$$
\begin{equation*}
k_{\mathrm{z}}=\frac{\mathrm{B}}{\mathrm{C}}=\frac{m_{\mathrm{Z}}}{m_{\mathrm{D}}} . \tag{3.45}
\end{equation*}
$$

In order to minimize the number of design variables, as a rule of thumb,
the multiplicity of $\mathrm{MU} m_{\mathrm{U}}$, corresponding to A in Fig. 3.5, is set to the empirically chosen sum of $m_{\mathrm{Z}}$ and $m_{\mathrm{D}}$ :

$$
\begin{equation*}
m_{\mathrm{U}}=\mathrm{A}=\mathrm{B}+\mathrm{C}=m_{\mathrm{Z}}+m_{\mathrm{D}} \tag{3.46}
\end{equation*}
$$

The multiplicity ratio between the transistors MG and the transistors MU $m_{\mathrm{G}} / m_{\mathrm{U}}$ is introduced here as $k_{\mathrm{b}}$ and can be viewed as the ratio between the output- and input-branch bias currents:

$$
\begin{equation*}
k_{\mathrm{b}}=\frac{m_{\mathrm{G}}}{m_{\mathrm{U}}}=\frac{m_{\mathrm{L}}}{m_{\mathrm{Z}}+m_{\mathrm{D}}} . \tag{3.47}
\end{equation*}
$$

Therefore, using (3.37), (3.45), (3.46) and incorporating $k_{\mathrm{b}}$, expressed by (3.47), the maximum slewing current $I_{\max }$ which can be provided to the load is found as

$$
\begin{equation*}
I_{\max }=\left(1+\frac{k_{\mathrm{z}}}{2}\right) k_{\mathrm{b}} I_{\mathrm{tail}} \tag{3.48}
\end{equation*}
$$

It is decided to use the same unitary elements for the cascode transistors MC as for the rest of the load transistors and set their multiplicity $m_{\mathrm{C}}$ to the equivalent multiplicity of MG and ML connected in series:

$$
\begin{equation*}
m_{\mathrm{C}}=\frac{m_{\mathrm{G}} m_{\mathrm{L}}}{m_{\mathrm{G}}+m_{\mathrm{L}}} \tag{3.49}
\end{equation*}
$$

From (3.46) and (3.47), it follows that $m_{\mathrm{L}}=m_{\mathrm{G}}$. Thus, 3.49) can be simplified as

$$
\begin{equation*}
m_{\mathrm{C}}=\frac{m_{\mathrm{G}}}{2} \tag{3.50}
\end{equation*}
$$

The bias voltage of MC is provided by the circuits consisting of the transistors MA, which are build using a single unitary element in diode connection and the current sources $I_{\mathrm{a} 1}$ and $I_{\mathrm{a} 2}$ which are scaled so that the number of elements in series $Y$ is equal to one, as explained in Section 3.2.4.

The relationship between the SVMA design variables proposed above and illustrated in Fig. 3.16, simplifies the optimization process, which will be discussed in the next chapter. Given the specifications, the only variables which need to be swept are $k_{\mathrm{z}}, k_{\mathrm{b}}, I_{\text {tail }}$, and the inversion coefficients of the transistor groups $\mathrm{IC}_{\text {mirr }}, \mathrm{IC}_{\text {tail }}$, and $\mathrm{IC}_{\mathrm{in}}$.


Figure 3.16 Relationship between the input variables (boxed in white) and the output parameters (boxed in gray) for the design of the type-II SVMA of Fig. 3.13 .

## A Calibration-Free High-Resolution Non-Bootstrapped 1.8-V Low-Power $\Delta \Sigma \mathrm{M}$ in a Standard 0.18- mm CMOS Technology

This chapter focuses on the application of the low-power CMOS SC circuits, developed in the previous chapter, to the target high-resolution $\Delta \Sigma \mathrm{M}$, whose specifications have been defined in Section 2.5 .

In the beginning, the selected $\Delta \Sigma \mathrm{M}$-architecture high-level modeling is performed, extracting the specifications for the $\Delta \Sigma \mathrm{M}$ basic circuit blocks. Then, the SC implementation is proposed. The switching scheme is reviewed and the capacitors are sized. Following, the optimization techniques for the integrator SVMAs and the feedforward switches are introduced. The simulation results for the schematic and post layout of the full $\Delta \Sigma \mathrm{M}$ are provided. Finally, a test vehicle for experimental measurements of the optimized circuits is presented.

### 4.1 Design Framework

As it is explained in Chapter 1, there is a motivation to work in an open design environment. Instead of commonly used proprietary MATLAB [85], open-source System for Algebra and Geometry Experimentation (SAGE) 86] is chosen as an analytical and numerical equation solver, a high-level-model simulator and an electrical-simulator design interface. SAGE is based on the Python programming language [87], supporting procedural, functional and object-oriented constructs. Also, it is employed in the software application developed for the measurement setup, which is presented in the next chapter.

The circuit research is performed using tools from the open-source gEDA project [88] such as gschem for the schematic entry, gnetlist for the netlist extraction, and ngspice with XSPICE for the circuit simulation.

The only steps which are completed using proprietary software are the layout design and the post-layout simulations. They are performed with the Cadence Virtuoso environment [89], employing the Spectre simulator, the Verilog-A hardware description language and the Skill and Ocean scripting languages.

As a result, a multi-programming-language environment is developed with the custom SAGE scripts on the top execution level, as illustrated in Fig.4.1.

### 4.2 High-Level Modeling

Following the discussion on the optimum architecture for the target resolution and bandwidth from the Chapter 2, a forth-order single-loop architecture based on [90] is chosen for the $\Delta \Sigma \mathrm{M}$, shown in Fig. 4.2, A unique feedback loop with multiple feedforward paths are incorporated here to relax signal-headroom specifications at the output of each integrator [72]. The use of single-bit quantization not only avoids typical distortion issues of multi-bit alternatives caused by device mismatch, but it also allows to use a passive adder for the feedforward signal summation, with the resulting advantages in terms of power consumption and clock timing [17]. This archi-


Design environment employed for the $\Delta \Sigma \mathrm{M}$ research.
Figure 4.1 The scripts developed using SAGE are boxed in white, and the external tools directed by these scripts are boxed in gray.


Figure $4.2 \mid$ High-level model of the $\Delta \Sigma \mathrm{M}$ architecture.
tecture differs from the architecture in [90] by the absence of the $z^{-1}$ delay in the first and third stages because of the SVMA half-cycle operation-time alternation. Thus, it must be checked whether this resulting architecture is still stable for a certain coefficient mismatch.

First, it is checked whether the $\Delta \Sigma \mathrm{M}$ STF is of all-pass type, presenting the $\Delta \Sigma \mathrm{M}$-architecture feedforward attributes discussed in Section 2.1. Replacing the quantizer and DAC blocks by their equivalent linear model as in Fig. 2.2, the characteristic equation of diagram in Fig. 4.2 is

$$
\begin{align*}
V_{\text {out }}(z) & =V_{\text {in }}(z)+\frac{a_{1} z}{z-1}\left(\frac{a_{2} a_{3} z}{(z-1)^{2}}\left(\frac{a_{4} c_{4}}{z-1}+c_{3}\right)+\frac{a_{2} c_{2}}{z-1}+c_{1}\right)  \tag{4.1}\\
& \cdot\left(V_{\text {in }}(z)-V_{\text {out }}(z)\right) .
\end{align*}
$$

It can be simplified as

$$
\begin{equation*}
V_{\text {out }}(z)=V_{\text {in }}(z)+H(z)\left(V_{\text {in }}(z)-V_{\text {out }}(z)\right), \tag{4.2}
\end{equation*}
$$

where $H(z)$ is defined by

$$
\begin{equation*}
H(z)=\frac{a_{1} z}{z-1}\left(\frac{a_{2} a_{3} z}{(z-1)^{2}}\left(\frac{a_{4} c_{4}}{z-1}+c_{3}\right)+\frac{a_{2} c_{2}}{z-1}+c_{1}\right) . \tag{4.3}
\end{equation*}
$$

The resulting STF is

$$
\begin{equation*}
\operatorname{STF}(z)=\frac{V_{\mathrm{out}}(z)}{V_{\mathrm{in}}(z)}=\frac{1+H(z)}{1+H(z)}=1 \tag{4.4}
\end{equation*}
$$

As expected, the STF in (4.4) corresponds to the wanted profile of a feedforward $\Delta \Sigma \mathrm{M}$ architecture. To find the NTF, a modification of the block diagram in Fig. 4.2 is employed, shown in Fig. 4.3, assuming the quantizer and DAC linear models as in Fig. 2.2.


Figure 4.3 $\begin{aligned} & \text { High-level model of the } \Delta \Sigma \mathrm{M} \text { architecture for the } \\ & \text { NTF estimation. }\end{aligned}$

The NTF is found as

$$
\begin{equation*}
\operatorname{NTF}(z)=\frac{V_{\text {out }}(z)}{V_{\mathrm{qn}}(z)}=\frac{N_{\mathrm{zeros}}(z)}{D_{\text {poles }}(z)} \tag{4.5}
\end{equation*}
$$

where $N_{\text {zeros }}(z)$ is the numerator

$$
\begin{equation*}
N_{\text {zeros }}(z)=(z-1)^{4} \tag{4.6}
\end{equation*}
$$

showing that all zeros of the NTF are at $z=1$; and $D_{\text {poles }}$ is the denominator

$$
\begin{align*}
D_{\text {poles }}(z) & =a_{1} c_{1} z^{4}+a_{1}\left(3 c_{1}-a_{2}\left(c_{2}+a_{3} c_{3}\right)\right) z^{3} \\
& +a_{1}\left(3 c_{1}-2 a_{2} c_{2}-a_{2} a_{3}\left(c_{3}-a_{4} c_{4}\right)\right) z^{2}+a_{1}\left(a_{2} c_{2}-c_{1}\right) z+1 \tag{4.7}
\end{align*}
$$

Finding the poles of the NTF from (4.7) results in long expressions, which are inappropriate for manual design. Therefore, a high-level discrete-time simulation is used to check the loop performance and stability. Although the architecture differs from the architecture reported in [90], the same coefficients are adopted (Table 4.1) and their robustness is verified as will be explained below.

| Coefficient | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $c_{1}$ | $c_{2}$ | $c_{3}$ | $c_{4}$ |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Value | 0.4 | 0.4 | 0.1 | 0.1 | 1 | 1 | 1 | 2 |

Table 4.1 $\mid$ Gain coefficients for the $\Delta \Sigma \mathrm{M}$ architecture of Fig. 4.2 .

Time-domain simulations are run using several sine-wave input amplitudes and OSRs for a fixed input frequency of 13.28 kHz and the specified bandwidth of 50 kHz . The chosen input frequency of 13.28 kHz will allow to evaluate the second and third harmonics in the required $50-\mathrm{kHz}$ bandwidth when dealing with circuit non-idealities in the next sections. Each simulation provides its own output sequence. The PSD is estimated by the use of the FFT, and the SQNR is evaluated for all sequences. Fig. 4.4 shows the spectrum of a $-2-\mathrm{dB}_{\mathrm{FS}}$ sinusoidal input using an OSR of 136, which is selected for the further design as the minimum OSR to achieve a reasonable SQNR margin with respect to the required SNDR. The SQNR for these parameters is maximum $\left(\mathrm{SQNR}_{\max }\right)$ and of 117 dB , corresponding to the SQNR margin higher than 15 dB , which is commonly employed in


Figure 4.4 Output spectrum of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 for a $-2-\mathrm{dB}_{\mathrm{FS}}$ sinusoidal input.


Figure 4.5
Simulated SQNR versus input amplitude of the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2.
industrial designs [27]. An 80-dB/dec noise-shaping slope in the spectrum of Fig. 4.4, certifies the $\Delta \Sigma \mathrm{M}$ fourth-order transfer function.

The complete input-amplitude sweep is shown in Fig. 4.5. The input full scale is optimized using the feedback-DAC gain of 0.45 , so that the modulator is stable and provides the target performance up to $0-\mathrm{dB}_{\mathrm{FS}}$ input amplitude.

Following the procedure proposed in Section 2.3 , the stability of the $\Delta \Sigma \mathrm{M}$ is verified under different coefficient-mismatch conditions. For a given worstcase coefficient mismatch $\epsilon_{\text {mism }}$, as our architecture has eight coefficients, $2^{8}=256$ combinations are needed to include the minimum and maximum values of each coefficient. Thus, 256 input-amplitude sweeps must be performed and the worst $\mathrm{SQNR}_{\max }\left(\mathrm{SQNR}_{\text {max,worst }}\right)$ is provided as a result. Fig. 4.6 shows the simulation results for $\epsilon_{\text {mism }}$ ranging from 0 to $15 \%$. It can be seen that, although slightly decreasing the SQNR, the $\Delta \Sigma M$ is stable and complaint with the specifications up to $\epsilon_{\text {mism }}$ of $8.25 \%$, which is much larger than the typical capacitor mismatch-error values in a practical SC $\Delta \Sigma \mathrm{M}$ design. Therefore, the robustness of the chosen coefficients is proved.


Figure 4.6
Simulated SQNR $_{\text {max, worst }}$ versus coefficient mismatch for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 .

Next step is to determine the maximum settling error $\epsilon_{\text {sett }}$ allowed at the outputs of the integrators, for which the $\Delta \Sigma \mathrm{M}$ performance is preserved. Fig. 4.7 shows the simulation results for $\epsilon_{\text {sett }}$ ranging from 0 to $0.2 \%$, using the algorithm proposed in Section 2.3. It can be seen that $\mathrm{SQNR}_{\max }$ is a stronger function of $\epsilon_{\text {sett }}$ at smaller errors. To comply with the specifications, $\epsilon_{\text {sett }}$ of $0.035 \%$ is chosen. In Section 4.4.1, $\epsilon_{\text {sett }}$ will be used to estimate the minimum open-loop DC gain and the minimum GBW of the integrator SVMAs.


| Figure 4.7 | $\begin{array}{l}\text { Simulated } \text { SQNR }_{\text {max }} \text { versus settling error } \epsilon_{\text {sett }} \text { for the } \\ \Delta \Sigma \mathrm{M} \text { high-level model of Fig } 4.2\end{array}$ |
| :--- | :--- | $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 .

### 4.3 Switched-Capacitor Implementation

Fig. 4.8 introduces the SC fully-differential circuit of the $\Delta \Sigma \mathrm{M}$ architecture presented in Fig. 4.2. The switches are implemented using complementary transmission gates without employing any bootstrapping techniques, thus operating at the nominal supply voltage of the target CMOS technology. Because of the SVMA usage in all stages, power consumption is reduced

$\rightarrow$ 位
Figure $4.8 \mid$ SC schematic for the $\Delta \Sigma \mathrm{M}$ high-level model of Fig. 4.2 .
1
and there is no need for critical switches at the outputs of the integrators, as discussed in Section 3.3. The feedforward switches are one of the main sources of distortion due to a high supported signal swing [77]. Their optimization will be closely inspected in Section 4.4.2.

The capacitors are implemented using MIM devices. The value of the input sampling capacitors $C_{\mathrm{s} 1}$ is derived from the $k_{\mathrm{B}} T / C$ noise specifications using (2.11). For the maximum operation temperature, the chosen OSR value of 136 and the SNR margin of 9 dB with respect to the target resolution, $C_{\mathrm{s} 1}$ results in 41 pF . According to (2.13), the sampling capacitors of the following integrator stages $C_{\mathrm{s} 2-4}$ must be at least 181 fF for the second stage, 362 aF for the third stage and 14 aF for the forth stage. These values are much smaller than the values the employed technology allows. For this reason and taking into account power-consumption minimization, we choose $C_{\mathrm{s} 2}=C_{\mathrm{s} 1} / 12$ and $C_{\mathrm{s} 3-4}=C_{\mathrm{s} 2} / 4$. The final capacitor values are listed in Table4.2. The integrating capacitor values $C_{\mathrm{i} 1-4}$ are derived from their sampling counterparts $C_{\mathrm{s} 1-4}$ and the corresponding integrator coefficients $a_{1-4}$.

| Capacitance | Value | Capacitance | Value | Capacitance | Value |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $C_{\mathrm{fb}}$ | 21.16 |  |  | $C_{\mathrm{ff} 0}$ | 0.92 |
| $C_{\mathrm{s} 1}$ | 42.32 | $C_{\mathrm{i} 1}$ | 211.6 | $C_{\mathrm{ff} 1}$ | 0.92 |
| $C_{\mathrm{s} 2}$ | 3.68 | $C_{\mathrm{i} 2}$ | 9.2 | $C_{\mathrm{ff} 2}$ | 0.92 |
| $C_{\mathrm{s} 3}$ | 0.92 | $C_{\mathrm{i} 3}$ | 9.2 | $C_{\mathrm{ff} 3}$ | 0.92 |
| $C_{\mathrm{s} 4}$ | 0.92 | $C_{\mathrm{i} 4}$ | 9.2 | $C_{\mathrm{ff} 4}$ | 1.84 |


| Table 4.2 | $\begin{array}{l}\text { Capacitance values in } \mathrm{pF} \text { for the } \Delta \Sigma \mathrm{M} \text { SC schematic } \\ \text { of Fig. } 4.8 .\end{array}$ |
| :--- | :--- |

The feedforward capacitors $C_{\text {ff0-4 }}$ are chosen according to the minimum $0.92-\mathrm{pF}$ capacitor in the design and meeting the ratios of the $c_{1-4}$ feedforward coefficients fixed in Table 4.1. These capacitors form the summation elements of the passive adder.

Ideally, the $1.8-\mathrm{V}$ standard supply of the employed CMOS technology can provide up to a $3.6-\mathrm{V}_{\mathrm{pp}}$ differential full scale (FS). However, due to the SVMA single-stage topology of the integrators with the cascode transistors
limiting the output swing, the differential FS of the full $\Delta \Sigma \mathrm{M}$ is limited to $2.4 \mathrm{~V}_{\mathrm{pp}}$. For this reason, the single-bit feedback DAC is implemented by a voltage references $V_{\mathrm{rn}}$ of $0.36 \mathrm{~V}, V_{\mathrm{rp}}$ of 1.44 V and the partial feedback capacitors $C_{\mathrm{fb}}$ of 21.16 pF , which are sized for the feedback-DAC gain of 0.45 . Also, the switching scheme discussed below reuses the sampling capacitors $C_{\mathrm{s} 1}$ as the main part of the feedback summation element, thus reducing the overall circuit area [77].

The clock generator in Fig. 4.9 is designed to implement the $\Delta \Sigma \mathrm{M}$-phase switching scheme in Fig. 4.10. It consists of a specific phase-splitter circuit in charge of generating dedicated phases for each NMOS and PMOS device used, as shown in Fig. 4.8, in four switch and SVMA locations of the integrators plus the quantizer. The generated control sequence of Fig. 4.10 ensures that the right-hand switches of the sampling capacitors $C_{\mathrm{s} 1-4}$ are opened before their left-hand counterparts. As it is discussed in Section 3.3, no differential signal-dependent charge injection is sampled, but only a constant amount is rejected by the SVMA CMFB. Thus, signal distortion is reduced.


Figure 4.9
Clock generator for the control of the phases in the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8 .


Figure 4.10
Operation chronogram obtained from the generator of Fig. 4.9 for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8.

The clock-generator masking scheme employs the enable input $\delta_{\text {en }}$ to force a determined position of all phases during the initialization state, so that all capacitors are precharged to the known voltage, the SVMAs are disabled and the shortcircuits through the switches between the input and reference voltage sources are prevented, as shown in Fig.4.11. After the initialization is completed, the first-half-cycle phases $\phi_{1}$ and its delayed copy $\phi_{2}$ configure the switches to perform the following operations, as illustrated in Fig. 4.12;

- $C_{\mathrm{fb}}$ discharge;
- sampling operation into $C_{\mathrm{s} 1}$ and $C_{\mathrm{s} 3}$ in the first and third stages;
- integration operation in the second and forth stages;
- summation operation of the feedforward signals.

The phase $\phi_{5}$ triggers the quantization operation slightly before the end of of the $\phi_{1}$, so that the feedback DAC has its output updated for the next half-cycle period.

Fig. 4.13 shows the $\Delta \Sigma \mathrm{M}$ schematic in the second half-cycle period. The phases $\phi_{3}$ and its delayed copy $\phi_{4}$ configure the switches to perform:

- $C_{\mathrm{ff} 0}, C_{\mathrm{ff} 2}$ and $C_{\mathrm{ff} 4}$ discharge;
- sampling operation into $C_{\mathrm{s} 2}$ and $C_{\mathrm{s} 4}$ in the second and forth stages;
- integration operation in the first and third stages;
- summation operation of the previously obtained feedback-DAC result.

The digital output of the $\Delta \Sigma \mathrm{M} \delta_{\text {out }}$ can be sampled by the successive stages either on the rising or falling edge of the synchronization clock output $\phi_{2_{0} \text { clko }}$, which is derived from $\phi_{2_{0} \mathrm{~N}}$ and delayed by a buffer chain for this purpose, as shown in the chronograph of Fig. 4.10.


Figure 4.12 $\mid$ The $\phi_{1,2,5}$ state for the $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8.


### 4.4 Mixed-Mode Electrical Simulation

This section discusses the $\Delta \Sigma \mathrm{M}$ electrical optimization. It starts with the optimization of the circuit blocks such as the integrator SVMAs and finishes with the simulation of the complete $\Delta \Sigma \mathrm{M}$ mixed-mode model.

### 4.4.1 Switched VMA Optimization

In the previous sections of this chapter, the switched-operation timing parameters and capacitors have been defined according to the $\Delta \Sigma \mathrm{M}$ high-level model and non-ideality constrains. Here, they are used to derive the integrator SVMA specifications.

In order to optimize each SVMA separately, its equivalent load conditions need to be extracted. The schematic for the SVMA-optimization transient measurements is shown in Fig. 4.14. The $\Delta \Sigma \mathrm{M}$ capacitor network is simplified for each SVMA as follows, with the results listed in Table 4.3.


Figure 4.14
Test schematic for the integrator-SVMA optimization transient measurements.

| Parameter | SVMA1 | SVMA2 | SVMA3,4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $C_{\mathrm{ss} i}$ | 63.48 | 3.68 | 0.92 | pF |
| $C_{\mathrm{i} i}$ | 211.6 | 9.2 | 9.2 | pF |
| $C_{\mathrm{l} i}$ | 4.6 | 1.84 | 1.84 | pF |

Equivalent capacitors derived from the $\Delta \Sigma \mathrm{M}$ SC network of Fig. 4.8 for individual SVMA optimization.

The equivalent sampling capacitor $C_{\mathrm{ss} i}$ is the sum of $C_{\mathrm{s} 1}$ and $C_{\mathrm{fb}}$ for the SVMA1. For the SVMA2-4, it is equal to the corresponding $C_{\mathrm{s} i}$. The integrating capacitor $C_{\mathrm{i} i}$ is the same as in the $\Delta \Sigma \mathrm{M}$ SC network of Fig. 4.8. The equivalent load capacitor $C_{1 i}$ is the sum of the following-stage sampling capacitor $C_{\mathrm{s}(i+1)}$ and the corresponding $C_{\mathrm{ff} i}$ for the SVMA1-3. For the SVMA4, $C_{l i}$ is equal to $C_{\mathrm{ff} 4}$. As the SVMA3 and the SVMA4 exhibit the same load and timing conditions, the number of SVMAs to optimize is reduced to three.

The optimization circuit in Fig. 4.14 employs the same clock generator presented in Fig. 4.9. First, the half-cycle phases $\phi_{1}$ and its delayed copy $\phi_{2}$ configure the switches to precharge $C_{\mathrm{ss} i}$ to the maximum voltage which can occur during $\Delta \Sigma \mathrm{M}$ operation. And then, the following half-cycle phases $\phi_{3}$ and its delayed copy $\phi_{4}$ configure the switches to perform the integration operation. The transition of the differential output voltage $V_{\mathrm{op} i}-V_{\mathrm{on} i}$ is analyzed, extracting the integration time $t_{\text {int }}$ as a period from the start of the operation until the output is settled within the specified error margin. The resulting $t_{\text {int }}$ must be smaller than the maximum operation time available for the integration $t_{\mathrm{op}}$, given for the SC scheme by

$$
\begin{equation*}
t_{\mathrm{op}}=\frac{1}{4 \cdot \mathrm{BW} \cdot \mathrm{OSR}}-t_{\mathrm{m}} \tag{4.8}
\end{equation*}
$$

where $t_{\mathrm{m}}$ is the time margin including the idle periods between the nonoverlapping phases and the clock rise and fall delays. Choosing $t_{\mathrm{m}}$ of 8.7 ns for the specified BW of 50 kHz and the OSR of $136, t_{\mathrm{op}}$ of 28 ns is obtained. The switches in Fig. 4.14 are implemented using the same transmission gates as in full $\Delta \Sigma \mathrm{M}$ scheme to account for their parasitic effects in simulation. For the analytical simplicity, however, the open switches will be assumed as
inexistent and the closed switches will be assumed as ideal shorts. Analyzing the circuit of Fig. 4.14 in the integration phase, the feedback factor $\beta_{\mathrm{fb}}$ is found as

$$
\begin{equation*}
\beta_{\mathrm{fb}}=\frac{C_{\mathrm{i} i}}{C_{\mathrm{ss} i}+C_{\mathrm{i} i}} . \tag{4.9}
\end{equation*}
$$

The effective load capacitor $C_{\text {leff } i}$ for the open-loop AC analysis of the circuit of Fig. 4.15 is

$$
\begin{equation*}
C_{\mathrm{leff} i}=C_{\mathrm{l} i}+\left(1-\beta_{\mathrm{fb}}\right) C_{\mathrm{i} i} \tag{4.10}
\end{equation*}
$$

The dummy transmission gates in Fig. 4.15 are also used in series with $C_{\text {leff } i}$ in electrical simulations. For the manual analysis, they are replaced by ideal shorts. The SC CMFB in this configuration is replaced by a continuous-time resistive equivalent, which will be reviewed in detail in Section 5.1.1. The ratio between the effective and equivalent load capacitors $C_{\text {leff } i} / C_{\mathrm{l} i}$ is found to be important while optimizing the SVMAs. For smaller $C_{\text {leff } i} / C_{\mathrm{l}}$, the simulation results are in closer accordance with the proposed analytical approximation, due to the fact that the unaccounted parasitics of the $C_{\mathrm{ssi} i}$ and $C_{\mathrm{i} i}$ nodes have less impact on the poles and zeros of the transfer function. Thus, the approximation (4.10 implies the dominant pole at the output of the SVMA to be close to the origin and the rest to be at frequencies higher than the GBW.

The minimum open-loop gain $A_{\text {open }}$ required to reach the desired settling precision can be approximated by

$$
\begin{equation*}
A_{\mathrm{open}}=\frac{1}{\beta_{\mathrm{fb}} \epsilon_{\mathrm{sett}}} \tag{4.11}
\end{equation*}
$$

Two periods can be distinguished during $t_{\mathrm{op}}$ [91]:

$$
\begin{equation*}
t_{\mathrm{op}}=t_{\mathrm{slew}}+t_{\mathrm{sett}} \tag{4.12}
\end{equation*}
$$

where $t_{\text {slew }}$ is the slewing period and $t_{\text {sett }}$ is the settling period. During $t_{\text {slew }}$, the SVMA operates in the Class-AB region and provides the maximum



Figure 4.15 $\begin{aligned} & \text { Test schematic for the SVMA-optimization AC mea- } \\ & \text { surements. }\end{aligned}$ surements.
slewing current $I_{\text {max }}$ to the load according to (3.48). At the transition from $t_{\text {slew }}$ to $t_{\text {sett }}$, the SVMA enters the Class-A region and the output settles according to the AC parameters for the balanced condition such as $A_{\text {open }}$ and GBW. The ratio between $t_{\text {sett }}$ and $t_{\text {slew }}$ is variable during the optimization process until the best trade-off between the SVMA parameters is reached. It is decided to start the optimization with $t_{\text {slew }} / t_{\text {sett }}=3$. For the given $t_{\text {slew }}$, the minimum slew rate (SR) needed to linearly and ideally reach the highest possible voltage step $V_{\text {step }}$ occurring during $\Delta \Sigma \mathrm{M}$ operation is

$$
\begin{equation*}
\mathrm{SR}=\frac{V_{\text {step }}}{t_{\text {slew }}} \tag{4.13}
\end{equation*}
$$

Thus, the minimum slewing current $I_{\max }$ needed to charge $C_{\text {leff } i}$ to $V_{\text {step }}$ is

$$
\begin{equation*}
I_{\max }=\mathrm{SR} \cdot C_{\mathrm{leff} i} \tag{4.14}
\end{equation*}
$$

During $t_{\text {sett }}$, the maximum time constant $\tau$ to settle with the required pre-
cision $\epsilon_{\text {sett }}$ can be approximated as

$$
\begin{equation*}
\tau=\frac{t_{\mathrm{sett}}}{\ln \epsilon_{\mathrm{sett}}^{-1}} \tag{4.15}
\end{equation*}
$$

The minimum SVMA output transconductance $G_{\mathrm{m}}$ needed to reduce $\tau$ to the desired value is

$$
\begin{equation*}
G_{\mathrm{m}}=\frac{C_{\mathrm{leff} i}}{\beta_{\mathrm{fb}} \tau} \tag{4.16}
\end{equation*}
$$

The GBW for the presented analytical approximation is

$$
\begin{equation*}
\mathrm{GBW}=\frac{G_{\mathrm{m}}}{2 \pi C_{\text {leff } i}} \tag{4.17}
\end{equation*}
$$

Substituting 4.15 and (4.16) into 4.17), the minimum required GBW is obtained:

$$
\begin{equation*}
\mathrm{GBW}=\frac{\ln \epsilon_{\mathrm{sett}}^{-1}}{2 \pi \beta_{\mathrm{fb}} t_{\mathrm{sett}}} \tag{4.18}
\end{equation*}
$$

The SVMA specifications extracted according to the equations discussed above are tabulated in Table 4.4.

Once all specifications are defined, it is proceeded to the optimization process. All SVMAs are implemented using the schematic presented in Fig. 3.13. The channel lengths of all transistors are fixed, setting them to the minimum length allowed by the employed CMOS technology $L_{\text {min }}$, except $L_{\mathrm{MB1}-3}$ and $L_{\mathrm{MT1}-2}$, which are $2 \times L_{\text {min }}$.

As explained in Section 3.3, the SVMA design variables which are swept during the optimization are the $k_{\mathrm{b}}$ ratio between the output and input branches, the tail current of the input pairs $I_{\text {tail }}$, the inversion coefficients of the transistor groups, and the $k_{\mathrm{z}}$ ratio controlling the Class-AB behavior.

Initially, $k_{\mathrm{b}}, k_{\mathrm{z}}$ and all inversion coefficients are set to the value of 1 . For the inversion coefficients, this value from the moderate inversion region is chosen

| Parameter | SVMA1 | SVMA2 | SVMA3,4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\beta_{\mathrm{fb}}$ | 0.77 | 0.71 | 0.91 |  |
| $C_{\text {leff } i}$ | 53.4 | 4.47 | 2.68 | pF |
| $C_{\text {leff } i} / C_{\text {li }}$ | 11.6 | 2.43 | 1.46 |  |
| $A_{\text {open }}$ | 71.4 | 72 | 69.9 | dB |
| SR | 46 | 61.3 | 15.3 | $\frac{\mathrm{~V}}{\mathrm{\mu s}}$ |
| $I_{\max }$ | 2.46 | 0.274 | 0.041 | mA |
| GBW | 77.9 | 83.9 | 65.9 | MHz |

Table 4.4 SVMA specifications for the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8.
as a minimum limit yielding the maximum acceptable silicon area. The current $I_{\text {tail }}$ is set to twice $I_{\text {max }}$ from the extracted specifications, dismissing Class-AB behavior for the first optimization iterations.

During the optimization process, $k_{\mathrm{b}}, k_{\mathrm{z}}$ and all inversion coefficients are maximized and $I_{\text {tail }}$ is minimized, maintaining an adequate phase margin (PM), $A_{\text {open }}$ close to the specified value and $t_{\text {int }}$ lower than $t_{\text {op }}$, as illustrated in Fig. 4.16. The SR and the GBW are allowed to vary together with the floating $t_{\text {slew }} / t_{\text {sett }}$ ratio. The CMFB capacitors $C_{\text {cmfb }}$ are sized proportionally to the gate-channel capacitance $C_{\mathrm{gch}}$ of the transistor MT1 in Fig. 3.13, which is approximated by [84]:

$$
\begin{equation*}
C_{\mathrm{gch}}=C_{\mathrm{gd}}+C_{\mathrm{gs}} \tag{4.19}
\end{equation*}
$$

where $C_{\mathrm{gd}}$ is the gate-drain capacitance and $C_{\mathrm{gs}}$ is the gate-source capacitance. For the transistor MT1 operating in saturation,

$$
\begin{equation*}
C_{\mathrm{gd}}=W C_{\mathrm{ov}} \tag{4.20}
\end{equation*}
$$

where $C_{\text {ov }}$ is the source/drain overlap capacitance per unit of the channel


Figure 4.16 Optimization flow diagram of the integrator SVMAs for the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8 .


| Figure 4.17 | SVMA optimal sizing for the first integrator of the |
| :--- | :--- | $\Delta \Sigma$ M SC schematic of Fig. 4.8

width $W$; and,

$$
\begin{equation*}
C_{\mathrm{gs}}=\frac{2}{3} W L C_{\mathrm{ox}}+W C_{\mathrm{ov}} \tag{4.21}
\end{equation*}
$$

where $C_{\mathrm{ox}}$ is the oxide capacitance per unit area. Substituting 4.20) and (4.21) into 4.19), $C_{\text {gch }}$ is obtained as

$$
\begin{equation*}
C_{\mathrm{gch}}=2 W\left(\frac{1}{3} L C_{\mathrm{ox}}+C_{\mathrm{ov}}\right) \tag{4.22}
\end{equation*}
$$

Following the optimization diagram in Fig. 4.16, an example of the sized schematic for the SVMA1 is presented in Fig. 4.17. Excluding switches, the full design employs only six types of transistor unitary element, thus simplifying the optimization process. In the case of SVMA1, the optimum combination of the design variables is found to be $k_{\mathrm{b}}=4, k_{\mathrm{z}}=3, \mathrm{IC}_{\mathrm{in}}=2$, $\mathrm{IC}_{\text {tail }}=4, \mathrm{IC}_{\text {mirr }}=6$, and $I_{\text {tail }}=950 \mu \mathrm{~A}$.

Fig. 4.18 shows the $k_{\mathrm{z}}$ variable sweep for these values. It can be compared with the analytical and simulation sweeps of Fig. 3.6 and Fig. 3.7. To make the comparison easier, the $k_{\mathrm{z}}$ values in Fig. 4.18 are expressed in the same format and the output currents are normalized to $I_{\text {tail }}$ as in Fig. 3.6 and Fig. 3.7. It is seen that, due to short-channel effects, $I_{\max }$ is decreased with respect to the expected value. For the selected $k_{\mathrm{z}}$ of 3 , this deviation is plotted in absolute terms in Fig. 4.19. This is the reason why $I_{\text {tail }}$ is chosen as an optimization variable instead of $I_{\max }$.

Despite the $I_{\max }$ short-channel-effect decrease, the $I_{\max }$ deviation under different process corners and temperatures is minimal, as shown in Fig. 4.20. Here, two worst combinations are chosen: fast PMOS/NMOS at $-40^{\circ} \mathrm{C}$; and, slow PMOS/NMOS at $80^{\circ} \mathrm{C}$. They are contrasted with the typical corner at $20^{\circ} \mathrm{C}$.

The Table 4.5 lists the final parameters of the optimized SVMA1 under different corner conditions. The most important parameters, the open-loop gain $A_{\text {open }}$ and the integration time $t_{\mathrm{int}}$, are complaint with the specifications. The phase margin is given for two different fulfillment conditions: $\mathrm{PM}_{1}$,


Figure 4.18
Example of simulated SVMA Class-AB current transfer curve for different $k_{\mathrm{z}}$ (on the right), with the same format as in Fig. 3.6 and Fig. 3.7.

| Parameter | typical <br> $\mathbf{2 0}{ }^{\circ} \mathbf{C}$ | fast <br> $\mathbf{- 4 0}{ }^{\circ} \mathbf{C}$ | slow <br> $\mathbf{8 0}{ }^{\circ} \mathbf{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: |
| $A_{\text {open }}$ | 74.1 | 74.7 | 73.9 | dB |
| SR | 139 | 146 | 133 | $\frac{\mathrm{~V}}{\mathrm{ps}}$ |
| $I_{\max }$ | 7.41 | 7.8 | 7.1 | mA |
| GBW | 221 | 250 | 206 | MHz |
| $\mathrm{PM}_{1}$ | 54 | 46.9 | 60.7 | ${ }^{\circ}{ }^{\circ}$ |
| $\mathrm{PM}_{\beta}$ | 55.8 | 48.9 | 62.8 | ${ }^{\circ}$ |
| $\mathrm{t}_{\text {int }}$ | 16.41 | 14.24 | 19.57 | ns |

Table 4.5
Final parameters of the optimized SVMA1 under different process and temperature corner conditions.


Figure 4.19
SVMA1 simulated Class-AB DC current transfer curve.


Figure 4.20 SVMA1 simulated Class-AB DC normalized current transfer curve under corner conditions.
supposing the feedback factor $\beta_{\mathrm{fb}}$ of 1 ; and, $\mathrm{PM}_{\beta}$, for the target $\beta_{\mathrm{fb}}$ value specified in Table 4.4. The phase margin $\mathrm{PM}_{\beta}$ should be fulfilled not at the frequency equal to the GBW, as in the case of $\mathrm{PM}_{1}$, but at the frequency at which the gain is $1 / \beta$ [91].

Because of a high ratio between the effective and equivalent load capacitors $C_{\text {leff } i} / C_{\text {l }}$ for the SVMA1, the SR and the GBW have had to be increased more than twice the specified values. However, for the SVMA2-4, as $C_{\text {leff } i} / C_{\text {li }}$ is much smaller, the SR and the GBW have not experienced much deviation from the analytical prediction. As listed in Table 4.6 of the final parameters for all SVMAs in typical conditions, the SR of the SVMA2 can be even more relaxed than the specified value, compensated by a slight increase in the GBW. It means that the ratio $t_{\text {slew }} / t_{\text {sett }}$ should not be maintained fixed during the optimization process. The designer should mainly focus on minimizing the power consumption and the area and maximizing the speed and the gain.

| Parameter | SVMA1 | SVMA2 | SVMA3,4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $A_{\text {open }}$ | 74.1 | 72.1 | 70.5 | dB |
| SR | 139 | 36.2 | 26 | $\frac{\mathrm{~V}}{\mathrm{\mu s}}$ |
| $I_{\max }$ | 7.41 | 0.162 | 0.07 | mA |
| GBW | 221 | 95.4 | 70.9 | MHz |
| $\mathrm{PM}_{1}$ | 54 | 77.8 | 83.1 | ${ }^{\circ}$ |
| $\mathrm{PM}_{\beta}$ | 55.8 | 80.2 | 83.6 | ${ }^{\circ}$ |
| $\mathrm{t}_{\text {int }}$ | 16.41 | 25.75 | 19.82 | ns |

Table 4.6
Final parameters of the optimized SVMAs, fulfilling the specifications of Table 4.4

The device sizes for all SVMAs are listed in Table 4.7. Later in this chapter, the robustness of the designed SVMAs will be also demonstrated on the scale of the full $\Delta \Sigma \mathrm{M}$ circuit, allowing to achieve the target resolution under different process and temperature corner conditions.

| Parameter | SVMA1 | SVMA2 | SVMA3,4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $C_{\text {cmfb }}$ | 8050 | 437 | 218 | fF |
| $I_{\mathrm{a} 1}$ | 250 | 50 | 50 | $\mu \mathrm{A}$ |
| $I_{\text {a } 2}$ | 237.5 | 50 | 50 | $\mu \mathrm{A}$ |
| $I_{\mathrm{b}}$ | 200 | 50 | 50 | $\mu \mathrm{A}$ |
| $(W / L)_{\text {MA1 }}$ | 7.48/0.24 | 1.58/0.24 | 1.58/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MA} 2}$ | 2.7/0.24 | 0.57/0.24 | 0.57/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MB1}, 2}$ | 28.48/0.48 | 7.12/0.48 | 7.12/0.48 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MB3}}$ | 154.24/0.48 | 38.56/0.48 | 38.56/0.48 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MC1}, 2}$ | 478.72/0.24 | 12.64/0.24 | $6.32 / 0.24$ | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MC} 3,4}$ | 172.8/0.24 | 4.56/0.24 | 2.28/0.24 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MD1}, 2}$ | 59.84/0.24 | 3.15/0.24 | 3.16/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MD3}, 4}$ | 21.6/0.24 | 1.14/0.24 | 1.14/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MG} 1,2}$ | 957.44/0.24 | 25.2/0.24 | 12.64/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MG3,4}}$ | 345.6/0.24 | 9.12/0.24 | 4.56/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MI} 1,2}$ | 129.6/0.24 | 6.8/0.24 | 3.4/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MI} 3,4}$ | 359.04/0.24 | 18.96/0.24 | 9.44/0.24 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{ML} 1,2}$ | 957.44/0.24 | 25.2/0.24 | 12.64/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{ML} 3,4}$ | 345.6/0.24 | 9.12/0.24 | 4.56/0.24 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MS}_{\mathrm{N}}}$ | 16/0.18 | 0.96/0.18 | 0.48/0.18 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MS}_{\mathrm{P}}}$ | 144/0.18 | 8.64/0.18 | 4.32/0.18 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MT} 1}$ | 270.56/0.48 | 14.24/0.48 | 7.12/0.48 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MT} 2}$ | 732.64/0.48 | 38.56/0.48 | 19.28/0.48 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MU1,2}}$ | 239.36/0.24 | 12.6/0.24 | 6.32/0.24 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MU3}, 4}$ | 86.4/0.24 | 4.56/0.24 | 2.28/0.24 | $\mu \mathrm{m} / \mu \mathrm{m}$ |
| $(W / L)_{\mathrm{MZ1,2}}$ | 179.52/0.24 | 9.45/0.24 | 3.16/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |
| $(W / L)_{\mathrm{MZ3,4}}$ | 64.8/0.24 | 3.42/0.24 | 1.14/0.24 | $\mu \mathrm{m} / \mathrm{\mu m}$ |

Table 4.7
Device sizing parameters used for the SVMAs of the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8

### 4.4.2 Feedforward Switches

As it has been pointed out in Section 4.3, the feedforward switches of Fig. 4.8 are one of the main sources of distortion due to a high supported signal swing [77]. In order to optimize them in the context of the target $\Delta \Sigma \mathrm{M}$, but decoupling the effects of non-idealities deriving from other $\Delta \Sigma \mathrm{M}$ blocks, the fully-differential circuit in Fig. 4.21 is proposed. It is a simplified version of the circuit presented in Fig. 4.8.


Figure 4.21 Feedforward-switch optimization schematic.

The feedforward path of $C_{\mathrm{ff} 0}$ is preserved and $C_{\mathrm{ff} 1-4}$ is the sum of the rest of the feedforward capacitors, emulating the complete load seen at the passiveadder output. The optimization circuit in Fig. 4.21 employs the same clock generator presented in Fig. 4.9. First, the phases $\phi_{3}$ and its delayed copy $\phi_{4}$ configure the switches to discharge all capacitors, and then, the next halfcycle phase $\phi_{2}$ configure the switches to perform the charge redistribution for the summation operation. The transition of the differential output voltage $V_{\mathrm{op}}-V_{\mathrm{on}}$ is sampled at the end of $\phi_{2}$ by an ideal analog sampler implemented in XSPICE hardware-description language (HDL).

A $\Delta \Sigma \mathrm{M}-\mathrm{SQNR}_{\max }$ sinusoidal signal of a $-2-\mathrm{dB}_{\mathrm{FS}}$ amplitude and the previouslychosen $13.28-\mathrm{kHz}$ frequency is used at the input. The transient time is equivalent to several input sine-wave periods. The spectrum of the accumulated sampled sequence is analyzed using the FFT and the signal-to-distortion ratio (SDR) of the feedforward path is extracted. The resulting SDR must be higher than the target SNDR of the $\Delta \Sigma \mathrm{M}$.

Initially, the NMOS-device width $W_{\mathrm{n}}$ and length $L_{\mathrm{n}}$ of the feedforwardswitch transmission gates are set to the minimum $W_{\min }$ and $L_{\min }$ allowed
by the target CMOS technology. It is found that the best performance is achieved when the PMOS-device width $W_{\mathrm{p}}$ is scaled according to

$$
\begin{equation*}
W_{\mathrm{p}}=\frac{\mu_{\mathrm{n}}}{\mu_{\mathrm{p}}} W_{\mathrm{n}} \tag{4.23}
\end{equation*}
$$

where $\mu_{\mathrm{n}}$ is the mobility of charge carriers in the N channel, and $\mu_{\mathrm{p}}$ is the mobility of charge carriers in the P channel. It can be viewed as an improvement of symmetry between the NMOS- and PMOS-device operation by the mobility-mismatch compensation.

During the optimization, the device widths are being increased until the optimum performance is achieved. The optimum point is located where the devices are sufficiently wide, conducting the expected charge redistribution in the allocated operation time $t_{\mathrm{op}}$, and are of sufficiently small area, so that the charge redistribution errors caused by the device parasitic capacitances have negligible impact on the final result. For this reason, the device length is always kept at minimum value. Despite the subthreshold leakage increase in this case, the area minimization proves to be more beneficial.

The Fig. 4.22 shows the output spectra of a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner conditions, employing an optimized switch transmission gate with low- $V_{\mathrm{T} 0}$ devices. The NMOS device is sized $16 \times L_{\text {min }}$ and the PMOS device is sized according to 4.23). It is demonstrated that, even in the worst case, an SDR better than 126 dB can be achieved for the target CMOS technology, without using any bootstrapping techniques, and thus, without deteriorating the circuit reliability.

The proposed optimization idea simplifies the design effort, reducing the simulation time and number of optimization variables. It can be applied for sizing of any switch in the design. For this purpose, the circuit of Fig. 4.21 should be modified to emulate the environment of the target switch.

Although regular switches allow to achieve the required full scale at all differential pairs of nodes of the $\Delta \Sigma \mathrm{M}$, any techniques which help to minimize their number and thus the design effort, such as SVMA approach, are welcomed. As has been discussed in Section 3.3, the SVMAs also save up to $50 \%$ of the static power consumption with respect to the continuous VMAs.


Figure 4.22
Output spectra of the feedforward-switch optimization schematic of Fig. 4.21 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner conditions.

### 4.4.3 Single-Bit Quantizer

As discussed in Chapter 2, the single-bit $\Delta \Sigma \mathrm{M}$ architecture relaxes the design of the quantizer. It is due to the fact that the quantizer non-idealities, such as the systematic offset voltage, are largely suppressed by the single-bit $\Delta \Sigma \mathrm{M}$ loop [77]. Therefore, a simple circuit, illustrated in Fig. 4.23, can be employed from [92], but without the preamplifier stage.

The most stringent parameter is the quantization operation time $t_{\mathrm{q}}$ imposed by the chosen feedforward $\Delta \Sigma \mathrm{M}$ topology. As the quantization operation


Figure 4.23 Single-bit quantizer selected for the $\Delta \Sigma \mathrm{M} \mathrm{SC}$ schematic of Fig. 4.8.
can be only triggered at the end of the feedforward summation operation $\left(\phi_{1,2}\right), t_{\mathrm{q}}$ must be small enough to have the result of quantization available at the beginning of the following feedback-DAC summation operation $\left(\phi_{3,4}\right)$. For this reason, avoiding the use of the preamplifier also increases the speed of quantization, reducing $t_{\mathrm{q}}$.

The circuit of Fig. 4.23 operates alternating between two different states directed by $\phi_{5}$. When $\phi_{5}$ is low, the transistors MD1-2, acting as switches, precharge the nodes $V_{\mathrm{tp}}$ and $V_{\mathrm{tn}}$ to the power-supply voltage, and, as the paths through the transistors MI1-2 are cut off, the nodes $V_{\mathrm{bp}}$ and $V_{\mathrm{bn}}$ are discharged to the ground level through MD3-4. The quantization operation is triggered at the $\phi_{5}$ rising edge. The channels of MI1-2 are open, and the currents start flowing from the PMOS-device side to the NMOS-device side. Depending on the input voltages $V_{\text {qinp }}$ and $V_{\text {qinn }}$, the currents flowing through MD3-4 differ. When one of the nodes $V_{\mathrm{bp}}$ or $V_{\mathrm{bn}}$ reaches the MZ3-MZ4 threshold level, a large voltage difference is obtained and further amplified. The analog outputs $V_{\mathrm{tp}}$ and $V_{\mathrm{tn}}$ are translated to the digital domain by the inverters and latched by a 2 -NOR-gate SR flip-flop. The digital output $\delta_{\text {out }}$ and its complementary counterpart $\overline{\delta_{\text {out }}}$ are made avail-
able for the feedback-capacitor switching scheme and the data readout. The readout is performed by the user in synchrony with $\phi_{\text {clko }}$, according to the chronogram in Fig. 4.10.

For the target $\Delta \Sigma \mathrm{M}$, the quantizer circuit of Fig. 4.23 is designed achieving $t_{\mathrm{q}}$ of 0.5 -ns in the worst case of slow PMOS/NMOS at $80^{\circ} \mathrm{C}$.

### 4.4.4 Full $\Delta \Sigma$ Modulator

Once the schematic design of all basic $\Delta \Sigma \mathrm{M}$ blocks is finished, the full-loop circuit is assembled, following the previously proposed schematic of Fig. 4.8.

In order to reduce the simulation time, the clock generator and the quantizer are implemented as behavioral components. Previously, their electrical circuits are simulated separately using transient times equivalent to several $\phi_{\text {clk }}$, which are enough to verify their proper function. The extracted behavior is coded in XSPICE HDL and the resulting blocks are incorporated into the ngspice netlist for a mixed-mode simulation.

During the $\Delta \Sigma \mathrm{M}$ circuit verification, the developed framework allows any of the basic building blocks to be replaced by their behavioral counterparts. Thus, their effect on the full system can be decoupled and studied with less analytical and simulation effort [39, 40].

The mixed-mode simulation output spectra of a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner conditions is shown in Fig. 4.24. In the worst case, a signal-to-quantization-noise-plusdistortion ratio (SQNDR) of 105.7 dB and a spurious-free dynamic range (SFDR) of 106 dB are exhibited in the specified $50-\mathrm{kHz}$ bandwidth.

The average simulation time $t_{\text {sim }}$ for 64 input-sine-wave periods is 16.5 hours, using the Intel ${ }^{\circledR}$ Core $^{\mathrm{TM}} \mathrm{CPU}$ i7-2600 @ 3.40 GHz . This time is kept within acceptable limits because of the proposed circuit-abstraction strategy. On the other hand, in the full-circuit post-layout transient-noise simulations, $t_{\text {sim }}$ is greatly increased, as will be shown later in this chapter.

Until this point, the open software has been used to perform all research activities, which account for approximately three quarters of the effort invested in this PhD thesis. It allowed to avoid the use of professional EDA


Figure 4.24
Output spectra of the mixed-mode-simulation of the full $\Delta \Sigma \mathrm{M}^{2}$ SC schematic of Fig. 4.8 for a $-2-\mathrm{dB}_{\mathrm{FS}}$ $13.28-\mathrm{kHz}$ sinusoidal input under different process and temperature corner conditions.
tools, which involve expensive licenses, heavy hardware requirements and complex administrator tasks [39, 40]. Once the desired $\Delta \Sigma \mathrm{M}$ schematic has been obtained, it is translated to be used in the proprietary Cadence Virtuoso environment for the layout design and physical verification and the post-layout validation through transient-noise simulations. The Spectre simulator is employed instead of ngspice, the Verilog-A is used instead of XSPICE HDL, and the Skill and Ocean scripting languages substitute a part of the SAGE design-interface libraries. Nevertheless, SAGE is maintained at the top execution level for most of the design tasks, allowing to reuse much of the previously developed scripts, as has been shown in Fig. 4.1.

### 4.5 CMOS Physical Design

The full-custom analog layout design is carried out following mostly the traditional techniques [91, 93]. For the wide-channel MOSFETs operating in saturation, special attention is paid to minimize their gate resistance, which is the source of thermal noise increase. In order to decrease it, multiple fingers are used [84]. The gate noise can be expressed as

$$
\begin{equation*}
\overline{V_{\mathrm{n}, \mathrm{~g}}^{2}}=\frac{4 k_{\mathrm{B}} T}{3 m^{2}} \frac{W}{L} R_{\square} \tag{4.24}
\end{equation*}
$$

where $m$ is the finger number and $R_{\square}$ is the gate sheet resistance. In lownoise applications, as a rule of thumb, $V_{\mathrm{n}, \mathrm{g}}$ must be at least one-fifth of the input-referred channel noise $V_{\mathrm{n}, \mathrm{ch}}$ [84]:

$$
\begin{equation*}
\overline{V_{\mathrm{n}, \mathrm{ch}}^{2}}=\frac{8 k_{\mathrm{B}} T}{3 g_{\mathrm{m}}}=\sqrt{5} \cdot \overline{V_{\mathrm{n}, \mathrm{~g}}^{2}} . \tag{4.25}
\end{equation*}
$$

Hence, using 4.24 and 4.25, for $V_{\mathrm{n}, \mathrm{ch}} / V_{\mathrm{g}, \mathrm{ch}}=5$, the minimum finger number $m$ is approximated as

$$
\begin{equation*}
m=3.5 \sqrt{\frac{W}{L} R_{\square} g_{\mathrm{m}}} . \tag{4.26}
\end{equation*}
$$

To reduce the effects of the substrate noise, the provided CMOS-technology option of triple well for isolation of the regular NMOS devices is used. Only in the case of the switch transmission gates, as they use the low- $V_{\text {th }}$ option, the technology does not allow the triple well to be employed for these NMOS devices.

All $\Delta \Sigma \mathrm{M}$ capacitors of Fig. 4.8 are fragmented into the same unitary elements of 230 fF . Their matching arrays are formed by five main groups:

1. Capacitors $C_{\mathrm{s} 1}, C_{\mathrm{fb}}$ and $C_{\mathrm{i} 1}$, matched to decrease the $a_{1}$ - and feedbackDAC coefficient errors.
2. Capacitors $C_{\mathrm{s} 2}$ and $C_{\mathrm{i} 2}$, matched to decrease the $a_{2}$-coefficient error.
3. Capacitors $C_{\mathrm{s} 3}$ and $C_{\mathrm{i} 3}$, matched to decrease the $a_{3}$-coefficient error.
4. Capacitors $C_{\mathrm{s} 4}$ and $C_{\mathrm{i} 4}$, matched to decrease the $a_{4}$-coefficient error.
5. Capacitors $C_{\mathrm{ff0}}, C_{\mathrm{ff} 1}, C_{\mathrm{ff} 2}, C_{\mathrm{ff} 3}, C_{\mathrm{ff} 4}$, matched to decrease the adderoperation error.

In each array, preference is given to the corresponding-element matching of the positive and negative paths, thus improving the fully-differential operation. No global layout symmetry is needed because the maximum operation frequency found in the circuit does not surpass 13.6 MHz and does not arise the RF-related issues.

### 4.5.1 Post-Layout Simulation

As it has been explained in the previous section, starting from the layoutdesign activities, the Cadence Virtuoso environment is used. In addition, to the layout input, it allows to perform AC and transient-noise simulations for the purpose of the design verification.

The next section will present the integrated test vehicle. Here, the postlayout simulations of its blocks of the main interest, the first-stage integrator SVMA1 and the full $\Delta \Sigma \mathrm{M}$, are presented.

The SVMA1 post layout is simulated using a unity-gain resistive-inverter configuration in continuous time, which will be reviewed in detail in Section 5.1.1 and used for the comparison with experimental results. Fig. 4.25 plots the step response for the load values ranging from 650 pF to $650 \mu \mathrm{~F}$ with the input frequencies scaled inversely and normalized. It demonstrates how the SVMA single-stage property, discussed in detail in Chapter 3, allows to have stability for a wide range of load conditions. It means that the designed SVMA, just as it is, can be reused in a variety of high-precision low-power applications, where a high DC gain and a Class- AB behavior are desired. The only requirement is to keep the operation frequency in accordance with the load conditions. The AC open-loop simulation with 200 pF load in Fig. 4.26 shows that the DC gain is maintained higher than the $A_{\text {open }}$ value, which has been specified in Table 4.4.


Simulated SVMA1 post-layout step response at a
Figure 4.25 $2.4-\mathrm{V}_{\mathrm{pp}}$ differential input under scaled frequency and load.


Figure 4.26
Simulated SVMA1 post-layout frequency response with a $200-\mathrm{pF}$ load.

The full- $\Delta \Sigma \mathrm{M}$ post-layout simulation is run in two modes: first, with the transient-noise option disabled and, then, with transient-noise option enabled. The simulation output spectra of a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input are plotted in Fig. 4.27. As it can be seen in the case of the simulation with the transient-noise option enabled, the noise floor in the $50-\mathrm{kHz}$ bandwidth of interest is increased due to the circuit-device thermal-noise contribution, resulting in a $103-\mathrm{dB}$ SNDR. This SNDR decrease has been expected and accounted for during the $C_{\mathrm{s} 1}$ sizing in Section 4.3 .


Figure 4.27 $\quad$ SC schematic of Fig. 4.8 for a $-2-\mathrm{dB}_{\mathrm{FS}} 13.28-\mathrm{kHz}$ sinusoidal input.

Simulations are also run to verify whether the $\Delta \Sigma \mathrm{M}$ is functioning properly under the zero-input condition. Their output spectra are plotted in Fig. 4.28 for the same simulation modes, which have been introduced above. In the case of the simulation with the transient-noise option enabled, the resulting DR is 108.7 dB .


Figure 4.28
Post-layout simulation output spectra of the full $\Delta \Sigma \mathrm{M}$ SC schematic of Fig. 4.8 for a zero input.

The average simulation time $t_{\text {sim }}$ for 64 input-sine-wave periods is 1480 hours, using the Intel ${ }^{\circledR}$ Xeon ${ }^{\circledR}$ CPU E5-2640 @ 2.50 GHz . The reported $t_{\text {sim }}$ is equivalent to a two-month period, which is unacceptable by the typical industry-driven short-time-to-market schedule. Therefore, a $t_{\text {sim }}$ reduction strategy need to be applied. The first proposed technique is to decrease the number of input-sine-wave periods, proportionally shortening $t_{\text {sim }}$. In order to determine the minimum number of cycles needed to evaluate the SNDR with certain precision, sequences of different lengths extracted from the same post-layout transient-noise output sequence, the spectrum of which has been presented in Fig. 4.27, are analyzed. Table 4.8 presents the SNDR results for sequences of lengths ranging from 1 to 64 input-sine-wave periods. It can be seen that, in order to obtain a $0.1-\mathrm{dB}$ SNDR-evaluation precision, a 24 -period simulation is the best candidate. In this case, $t_{\text {sim }}$ is reduced by $62.5 \%$ to 555 hours (equivalent to more than 3 weeks). Even in the case
of one-period simulation, approximately lasting 23 hours, a rough idea of the $\Delta \Sigma \mathrm{M}$ performance can be obtained. For this reason, the simulation environment is built so that the access to the output sequence is guaranteed before the simulation run is ended.

| Number of <br> periods | 1 | 2 | 4 | 8 | 16 | 24 | 32 | 64 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Evaluated <br> SNDR [dB] | 102.3 | 103.8 | 101.4 | 102.6 | 103.7 | 103.1 | 103 | 103 |

> Table 4.8 $\begin{aligned} & \begin{array}{l}\Delta \Sigma \mathrm{M} \text { schematic of Fig. } 4.8 \text { under sequences of differ- } \\ \text { ent length, but the same simulation configuration. }\end{array}\end{aligned}$

Another $t_{\text {sim }}$ reduction technique is to loose the Spectre-simulator absolute tolerances for voltages (vabstol) and for currents (iabstol) until the simulation results are kept similar to those for most conservative settings. Table. 4.9 lists the SNDR and $t_{\text {sim }}$ results for different combinations of these configuration parameters. No clear pattern of $t_{\text {sim }}$ reduction is found. Thus, the Spectre default conservative tolerances vabstol of $1 \mu \mathrm{~V}$ and iabstol of 1 pA are used throughout the verification phase.

### 4.6 Test Vehicle

For the purpose of experimental measurements of the circuits developed in this PhD thesis, the test vehicle of Fig. 4.29 is integrated using a standard $0.18-\mu \mathrm{m}$ 1P6M CMOS technology. This test chip is composed of four independent circuit blocks:

1. First-stage-SVMA block, implementing the SVMA1 circuit of Fig. 4.17.
2. Transmission-gate (TG) block, implementing the switch of a maximum width found in the current $\Delta \Sigma \mathrm{M}$ design.
3. Full- $\Delta \Sigma \mathrm{M}$ block, implementing the $\Delta \Sigma \mathrm{M}$ circuit of Fig. 4.8 with the clock generator of Fig. 4.9.

| Parameters |  | Results |  |
| :---: | :---: | :---: | :---: |
| vabstol $[\mathbf{\mu V}]$ | iabstol $[\mathbf{p A}]$ | SNDR [dB] | $\boldsymbol{t}_{\text {sim }}[\mathbf{h}]$ |
| 100 | 100 | 100.7 | 469 |
| 10 | 100 | 104.3 | 535 |
| 100 | 10 | 101.1 | 467 |
| 10 | 10 | 104.5 | 540 |
| 1 | 10 | 102.3 | 620 |
| 10 | 1 | 104.8 | 539 |
| 1 | 1 | 103.1 | 555 |
| 0.1 | 1 | 104.5 | 523 |
| 1 | 0.1 | 102.7 | 436 |
| 0.1 | 0.1 | 103.9 | 523 |

Table 4.9 $\begin{aligned} & \text { SC schematic of Fig. } 4.8 \text { running on the Intel }{ }^{\circledR} \text { Xeon }{ }^{\circledR} \\ & \text { CPU E5-2640 @ } 2.50 \mathrm{GHz} .\end{aligned}$
4. Partial $-\Delta \Sigma \mathrm{M}$ block, implementing the $\Delta \Sigma \mathrm{M}$ circuit of Fig. 4.8 without any internal clock generator and with external clock-phase inputs.

The experimental results of the first-stage-SVMA block and the full- $\Delta \Sigma \mathrm{M}$ block will be presented in the next chapter. The TG block and the Partial$\Delta \Sigma \mathrm{M}$ are out of the scope of this thesis.

Fig. 4.30 shows microscope photography of the first-stage-SVMA block with an overall area of $0.07-\mathrm{mm}^{2}$. The transistor groups are indicated according to their function purpose. Some of them include more than one matching array. To allow continuous-time measurements, an extra input is provided for the external control of the CMFB voltage $V_{\text {cmfb }}$.

Fig. 4.31 shows the full- $\Delta \Sigma \mathrm{M}$ block. The capacitor matching groups, discussed in the previous section, can be clearly observed. The mentioned absence of need for a global symmetry is translated here to a compact area filling. The resulting area is $1.8 \mathrm{~mm}^{2}$. In order to reduce the interference in the power-supply rail, the digital- and analog-supply voltages are provided separately.


Figure 4.29
Microscope photography of the test vehicle. The overall area is $4.9 \mathrm{~mm}^{2}$.


Figure 4.30
Microscope photography of the first-stage SVMA. The overall area is $0.07 \mathrm{~mm}^{2}$.


Figure 4.31
Microscope photography of the full $\Delta \Sigma \mathrm{M}$. The overall area is $1.8 \mathrm{~mm}^{2}$.

## Experimental Results ${ }^{5}$

This chapter presents the laboratory setup and the experimental results for the first-stage SVMA and the full $\Delta \Sigma M$ implemented in a standard $0.18-\mu \mathrm{m} 1 \mathrm{P} 6 \mathrm{M}$ CMOS technology and described in the previous chapter. Special attention is paid to a low-noise measurement environment. The obtained performance is compared with performances in reported state-of-the-art works [3-20] using the FOM] discussed in Section 1.4 and the compliance with other target features. The adopted comparison criterion will lead to the conclusion that the state of the art of high-resolution ADC; without clock bootstrapping, analog calibration or digital compensation has been improved.

### 5.1 A 1.25-V/ $\mu \mathrm{s} \cdot \mathrm{pF} / \mu \mathrm{W}-$ FOM Switched VMA

The most power-hungry basic circuit block of the developed $\Delta \Sigma \mathrm{M}$ is the first-stage SVMA (SVMA1). Previous chapters have dealt with its power consumption reduction and improvement of other important parameters. The results indicate that the proposed SVMA can be used in a number of low-power high-precision applications where the achieved performance may be required. At this point, separate test implementation and measurement are of particular interest.

The SVMA1 of Fig. 4.30 is integrated with separate pads on the same die of the test chip of Fig. 4.29 in a standard $0.18-\mu \mathrm{m}$ 1P6MCMOS technology. The basic-architecture SVMA schematic of Fig. 3.13 is shown sized for the

SVMA1 in Fig. 4.17. An extra input pin is added to control the CMFB voltage $V_{\mathrm{cmfb}}$ for continuous-time measurements.

### 5.1.1 Measurement Setup

Fig. 5.1 shows the schematic of the resistive inverter configuration used for the measurement of the unity-gain transient response, setting the ratio between the feedback and input resistors $R_{\mathrm{fb}} / R_{\mathrm{in}}=1$ for $R_{\mathrm{fb}}=18 \mathrm{k} \Omega$.


Figure $\mathbf{5 . 1} \mid$ SVMA measurement schematic.
A dual-in-line 16-pin ceramic package is employed for the test vehicle. The $50-\Omega$ resistors $R_{\mathrm{m}}$ match the output impedance of the external signal generator. The SVMA is tested in continuous time. Therefore, its internal capacitive CMFB circuit, designed for a discrete-time operation, cannot be used. Instead, an external resistive network is implemented to adjust the common mode output voltage $\frac{V_{\text {outp }}+V_{\text {outn }}}{2}$ through the $V_{\text {cmfb }}$ extra input provided to the SVMADUT. The CMFB resistive network consists of two $100-\mathrm{k} \Omega$ averaging resistors $R_{\mathrm{d}}$ and the shifting potentiometer $R_{\mathrm{tr}}$ adjusted to about $76.8 \mathrm{k} \Omega$.

### 5.1.2 Measurement Results

Fig 5.2 shows the step response at a $1-\mathrm{kHz} 2.4-\mathrm{V}_{\mathrm{pp}}$ differential input and a $650-\mathrm{nF}$ load. The currents of the PMOS output transistors $I_{\mathrm{opp}}$ and $I_{\mathrm{opn}}$,
from Fig. 3.13, are simulated to demonstrate the composition of the measured supply current $I_{\text {supply }}$. The currents of the NMOS output transistors $I_{\text {onn }}$ and $I_{\text {onp }}$ are not plotted for simplicity and are similar to $I_{\text {opp }}$ and $I_{\text {opn }}$, respectively.


Figure 5.2 $\quad$| Experimental step response of SVMA1 for a $2.4-\mathrm{V}_{\mathrm{pp}}$ |
| :--- | :--- | differential input and a $650-\mathrm{nF}$ load.

As can be seen in Fig 5.2, high Class-AB current peaks are produced at each step transition. Depending on the polarity of the transition, each peak is mostly composed of the sums $I_{\text {opp }}+I_{\text {onn }}$ or $I_{\text {opn }}+I_{\text {onp }}$ provided to the output load.

Under a zero-input excitation, operating at a $1.8-\mathrm{V}$ power supply, the av-
erage $I_{\text {supply }}$ equals 6.6 mA , resulting in a static power consumption of 11.9 mW . Considering an application in a SC $\Delta \Sigma \mathrm{M}$, these figures will be approximately halved because of a $50-\%$ duty cycle of the SVMA integration operation.

Fig 5.3 shows a transient response at a $3.6-\mathrm{V}_{\mathrm{pp}}$ triangular-wave differential input and the same $650-\mathrm{nF}$ load. The input frequency is lowered to 10 Hz in order to evaluate the SVMA full scale more accurately. The simulated and measured results are in good agreement. They exhibit a differential full scale of $3.3 \mathrm{~V}_{\mathrm{pp}}$, which is remarkable for a cascode output using a $1.8-\mathrm{V}$ power supply.

se of SVMA1 for a 3.6

Figure 5.3 | $\mathrm{V}_{\mathrm{pp}}$ |
| :--- | :--- |
| load. |

### 5.1.3 Comparison with the State of the Art

To compare the performance of the proposed SVMA with the performances of other published Class-AB amplifiers [31-35], a FOM is adopted from [35]
given by

$$
\begin{equation*}
\mathrm{FOM}=\frac{\mathrm{SR} \cdot C_{\mathrm{load}}}{P}\left[\frac{\mathrm{~V}}{\mu \mathrm{~s}} \frac{\mathrm{pF}}{\mu \mathrm{~W}}\right] \tag{5.1}
\end{equation*}
$$

where SR is the slew rate in $\frac{\mathrm{V}}{\mathrm{ps}}, C_{\text {load }}$ is the capacitance of the output load in pF , and $P$ is the static power consumption in $\mu \mathrm{W}$. The value of $P$ is taken from the measurement results presented in the previous section, and the value of SR is taken for a $200-\mathrm{pF} C_{\text {load }}$ from the post-layout simulations. Table 5.1 summarizes the extracted parameters and the resulting FOM.

| Parameter | $[\mathbf{3 1}]$ | $[\mathbf{3 2}]$ | $[\mathbf{3 3}]$ | $[\mathbf{3 4}]$ | $[\mathbf{3 5}]$ | This <br> work | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Technology | 0.5 | 0.5 | 0.25 | 0.13 | 0.18 | 0.18 | $\mathrm{\mu m}$ |
| Supply | 2 | 2 | 1.2 | 1.2 | 0.8 | 1.8 | V |
| DC gain | 43 | 45 | 69 | 70 | 51 | 72 | dB |
| $C_{\text {load }}$ | 80 | 25 | 4 | 5.5 | 8 | 200 | pF |
| GBW | 0.725 | 11 | 165 | 35 | 0.057 | 86.5 | MHz |
| Phase margin | 89.5 | $\mathrm{~N} / \mathrm{A}$ | 65 | 45 | 60 | 50 | ${ }^{\circ}$ |
| Slew rate | 89 | 20 | 329 | 19.5 | 0.14 | 74.1 | $\mathrm{~V} / \mathrm{\mu s}$ |
| Static power | 0.12 | 0.04 | 5.8 | 0.11 | 0.0012 | 11.9 | mW |
| Area | 0.024 | 0.012 | N/A | 0.012 | 0.057 | 0.07 | $\mathrm{~mm}^{2}$ |
| FOM | 59.33 | 12.50 | 0.28 | 0.98 | 0.93 | 1.25 | $\frac{\mathrm{~V}}{\mathrm{\mu s}} \frac{\mathrm{pF}}{\mathrm{\mu W}}$ |

Table 5.1 $\mid$ Class-AB-OpAmp comparison.
The works 31] and [32] report higher FOM, but at the cost of the resistor device implementation, which makes them more sensitive to technology parameter variations, and at the cost of a considerable lowering of their DC gain, which may be incompatible with high-precision applications. On the other hand, the works using MOS-only devices [33-35] present lower FOM; and DC gain. Therefore, a contribution to the improvement of MOS-only Class-AB OpAmps is demonstrated. Along with its high full-scale value and DC gain, the presented SVMA circuit is suitable for high-precision applications, such as low-power high-resolution $\Delta \Sigma \mathrm{ADCs}$, which are the aim of this thesis.

### 5.2 A Calibration-Free 96.6-dB-SNDR 1.8-V 7.9-mW $\Delta \Sigma \mathrm{M}$

The full- $\Delta \Sigma \mathrm{M}$ block of Fig. 4.31 is integrated with separate pads on the same die of the test chip of Fig. 4.29 in a standard $0.18-\mu \mathrm{m} 1 \mathrm{P} 6 \mathrm{M}$ CMOS technology with MIM capacitors following Table 4.2. It occupies an overall silicon area of $1.8 \mathrm{~mm}^{2}$ without the pads. The schematic is shown in Fig. 4.8. This $\Delta \Sigma$ - ADC test block also includes the circuit in Fig. 4.9 used for an internal generation of the clock phases.


Figure 5.4
Packaging and decoupling scheme for the $\Delta \Sigma$-ADC DUT.

### 5.2.1 Packaging and Measurement Setup

Fig. 5.4 illustrates the $\Delta \Sigma$-ADC DUT employing a dual-in-line 16-pin ceramic packaging with top and bottom shielding ground layers. In addition to the integrated noise-decoupling capacitors, each power-supply and reference pin has four external capacitors of different values mounted on the same package, thus reducing the noise-decoupling-path parasitic resistance. The chosen values are of $10 \mathrm{nF}, 100 \mathrm{nF}, 1 \mu \mathrm{~F}$ and $100 \mu \mathrm{~F}$. As a result,


Figure 5.5 $\mid$ Schematic of the $\Delta \Sigma$-ADC measurement setup.
the individual frequency responses of the capacitors are combined, and the noise-decoupling band is widened.

The $\Delta \Sigma$-ADC measurement setup is shown in Fig. 5.5. The Stanford Research Systems ultra-low-distortion function generator DS360 with a precision 20-bit DAC is used to generate the differential sinusoidal input signal $V_{\mathrm{inp}}-V_{\mathrm{inn}}$, and the Thurlby Thandar Instruments pulse generator TG5011 is used to generate the input clock signal $\phi_{\text {clk }}$. The pulse-transition jitter uncertainty of the clock generator $\sigma_{\mathrm{j}}$ is of 0.5 ns , which is enough to perform testing of the oversampling ADCs of the required OSR and BW with SNDR values of up to 106 dB , according to (2.15). The analog board matches the output impedance of these external generators and provides biasing and extra shielding to the DUT, In what follows, each noise-decoupling capacitance is composed of three capacitors of $100 \mathrm{nF}, 47 \mu \mathrm{~F}$ and $470 \mu \mathrm{~F}$.

The analog and digital power supplies $V_{\mathrm{dda}}$ and $V_{\mathrm{ddd}}$ are generated separately by employing a low-noise circuit shown in Fig. 5.6. The input voltage $V_{\text {ref }}$ is taken from an on-board voltage reference of 1.8 V . It is passed through the low-pass filter $(R C)_{\text {in }}$ and buffered by a voltage follower consisting of the Intersil ICL7621 low-noise OpAmp, used as an error amplifier, and the gatecontrolled Siemens BSS92 p-channel MOSFET, providing an output drain current of up to 150 mA . The follower feedback loop cancels the MOSFET noise. Also, separate $6-\mathrm{V}$ batteries power each device and each circuit to avoid interference in the supply rail. The dummy $10-\mathrm{k} \Omega$ resistor $R_{\text {out }}$ is used to prevent the $C_{\text {out }}$ charge accumulation because of the MOSFET leakage


Figure 5.6 $\quad$ Low-noise circuit used separately for each power supply on the analog board of Fig. 5.5.
when the DUT is disconnected. As a result, $V_{\text {out }}$, providing the global $V_{\text {dda }}$ and $V_{\text {ddd }}$, never surpasses 1.8 V , which would otherwise damage the DUT.

The common voltage references $V_{\text {com }}$ of 0.9 V and the feedback-DAC voltage references $V_{\mathrm{rn}}$ of 0.36 V and $V_{\mathrm{rp}}$ of 1.44 V , in Fig. 5.5, are also generated separately by employing a low-noise circuit shown in Fig. 5.7. The same onboard voltage reference $V_{\text {ref }}$ of 1.8 V is scaled adjusting the potentiometers $R_{\text {in }}$ and $R_{\text {div }}$, reusing $R_{\text {in }}$ in the low-pass filter $(R C)_{\text {in }}$, and then buffered by a simple unity-gain amplifier based on the same Intersil ICL7621 low-noise OpAmp. The resulting DC output voltage is

$$
\begin{equation*}
V_{\mathrm{out}}=V_{\mathrm{ref}} \frac{R_{\mathrm{div}}}{R_{\mathrm{div}}+R_{\mathrm{in}}} \tag{5.2}
\end{equation*}
$$

A 6 -V battery separately powers the OpAmp, improving immunity to interference coming from shared voltage sources.

The digital board in Fig. 5.5 is a high-speed data interface between the DUT and the Universal Serial Bus (USB) of the personal computer ( (PC). To prevent any electrical parasitic disturbance from affecting the measurement, the analog and digital boards are optocoupled using the Avago Technologies HCPL0930 high-speed digital isolator. Thus, the synchronizing output $\phi_{\text {clko }}$ and the $\Delta \Sigma \mathrm{M}$ data output $\delta_{\text {out }}$ are translated to $\phi_{\text {clki }}$ and $\delta_{\text {in }}$, respectively, maintaining the same relative timing as indicated in Fig. 4.10. The Altera Cyclone III EP3C25 field-programmable gate array (FPGA), which allows sampling frequencies of up to 300 MHz , is used to implement three main blocks, as shown in Fig. 5.5. the clock selector multiplexer; the 65536-bit first-in, first-out (FIFO) buffer; and, the Virtual Joint Test Action Group


Figure 5.7
Low-noise circuit used separately for each analog voltage reference of Fig. 5.5.
(JTAG) interface block. By default, the Virtual JTAG output $\delta_{\text {selj }}$ is low. The multiplexer forwards $\phi_{\text {clki }}$ to the FIFO clock input $\phi_{\text {clkf }}$, capturing and buffering the $\delta_{\text {in }}$ values on the rising edge, and the Virtual JTAG interface interprets the PC commands coming from the USB At a 13.6 MHz sampling frequency, the buffer is completely updated every 4.8 ms . In contrast, the analysis of this update by the PC takes several seconds. Thus, the entity designated to govern a continuous-measurement operation is the PC, When a read-out command arrives from the PC, the Virtual JTAG raises $\delta_{\text {selj }}$. Instead of the $\Delta \Sigma$ M-paced $\phi_{\text {clki }}$, the JTAG-paced clock $\phi_{\text {clkj }}$ is forwarded to $\phi_{\text {clkf }}$ and the buffered array is retrieved by the Virtual JTAG, which then delivers the data to the PC. A flowchart in Fig. 5.8 illustrates an equivalent algorithm. According to the algorithm and depending on the PC request, the buffer switches between two states, either enqueuing the data coming from the DUT on the $\phi_{\text {clki }}$ rising edge, or dequeuing the buffered data on the $\phi_{\text {clkj }}$ rising edge.


Figure $\mathbf{5 . 8} \mid$ FPGA-firmware flowchart used in Fig. 5.5.

As shown in Fig. 5.5, on the PC side, the Tool Command Language (TCL) is used to program the communication layer between the USB interface and the SAGE interpreter. The SAGE control and analysis software uses
the same libraries developed for the optimization worksheets presented in Chapter 4. Thus, the comparison between the simulated and measured results is more accurate and direct.

### 5.2.2 Measurement Results

The $\Delta \Sigma$-ADC DUT of Fig. 5.5 is tested with the same sinusoidal input of 13.28 kHz as in the simulations presented in Chapter 4, allowing to incorporate the second and third distortion harmonics in the SNDR evaluation for a $50-\mathrm{kHz}$ bandwidth. Several output spectra are obtained sweeping the input amplitude. One of them, of a $-2-\mathrm{dB}_{\mathrm{FS}}$ input amplitude for a $2.4-\mathrm{Vpp}$ differential full scale, is shown in Fig. 5.9. An $80 \mathrm{~dB} /$ decade noise-shaping slope is observed, which corresponds to a forth-order $\Delta \Sigma \mathrm{M}$. The measured


|  | Measured and simulated output spectra of the $\Delta \Sigma$ - |
| :--- | :--- | soidal input.

noise floor in the band of interest is slightly higher than the simulated noise floor because of packaging and other parasitic effects unaccounted in the simulation. In addition to the SNDR, the SFDR and the SNR are also evaluated for each spectrum.

Measured results for the input-amplitude sweep in Fig. 5.10 show that the $\Delta \Sigma$ ADC achieves a $96.6-\mathrm{dB}$ peak SNDR a $105.3-\mathrm{dB}$ peak SFDR and a $97-\mathrm{dB}$ DR for a $50-\mathrm{kHz}$ bandwidth. The plot reveals a remarkably low distortion at high amplitudes, which proves that the strong SNDR degradation caused by the feedforward path reported in [77] is avoided. Operating at 1.8 V , the measured power consumption is 7.9 mW .


Figure 5.10 Measured SNDR, SFDR and SNR versus input amplitude of the $\Delta \Sigma$-ADC DUT of Fig. 5.5 for a 13.28kHz -sinusoidal-input amplitude.

|  | 9] | 10] | 11) | (12) | (13) | [14] | [15) | [16] | [17) | [18) | (19) | [20] | [21] | This work |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Architecture | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | $\begin{gathered} \Delta \Sigma \\ \mathrm{CT}+\mathrm{SC} \end{gathered}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | $\begin{gathered} \Delta \Sigma \\ \mathrm{CT}+\mathrm{SC} \end{gathered}$ | $\begin{gathered} \Delta \Sigma \\ \mathrm{CT} \times 2 \end{gathered}$ | $\begin{gathered} \Delta \Sigma \\ \mathrm{SRC} \end{gathered}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | INC | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{CT} \end{aligned}$ | $\begin{gathered} \text { Pipe+ } \\ \text { SAR } \end{gathered}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ | $\begin{aligned} & \Delta \Sigma \\ & \mathrm{SC} \end{aligned}$ |  |
| Technology | 0.35 | 0.35 | 0.25 | 0.18 | 0.18 | 0.13 | 0.18 | 0.18 | 0.35 | 0.16 | 0.18 | 0.18 | 0.18 | 0.18 | $\mu \mathrm{m}$ |
| Supply voltage | 5 |  |  | 3.3 | 1.8 | 0.9 | 1.8 | 0.7 | 1.5 | 1.8 |  | 5, 1.8 | 5 | 1.8 | V |
| Diff. full scale |  |  | 6.6 | 5.7 | 1.4 | 1.1 |  |  |  | 1.8 |  | 10 | 4.4 | 2.4 | $\mathrm{V}_{\mathrm{pp}}$ |
| Sampling rate | 5.12 | 6.14 | 20 | 6.14 | 41.7 | 6.14 | 45.2 | 5 | 2.4 | 0.05 | 57.5 | 5 | 0.15 | 13.6 | $\frac{\mathrm{MS}}{\mathrm{s}}$ |
| Bandwidth | 20 | 20 | 1000 | 20 | 200 | 24 | 500 | 25 | 20 | 0.0125 | 600 | 2500 | 0.1 | 50 | kHz |
| Supply power | 55 | 18 | 475 | 37 | 210 | 1.5 | 38 | 0.87 | 0.14 | 0.0063 | 21 | 30.5 | 0.505 | 7.9 | mW |
| Area | 5.6 | 0.82 | 20.2 | 0.65 | 6 | 1.44 | 3.5 | 2.16 | 0.21 | 0.38 | 0.99 | 5.74 | 0.8 | 1.8 | $\mathrm{mm}^{2}$ |
| DR | 111 | 106 | 103 | 102 | 98 | 92 | 90.1 | 100 | 92.6 |  |  | 100.2 |  | 97 | dB |
| $\mathrm{SFDR}_{\text {max }}$ |  |  |  |  |  |  | 97 |  |  |  | 90 |  | 100.8 | 105.3 | dB |
| $\mathrm{SNDR}_{\text {max }}$ | 105 | 97 |  | 95 | 90 | 89 | 86.3 | 95 | 87.9 |  |  | 98.6 | 100.6 | 96.6 | dB |
| FOMW | 9458 | 7776 | 2057* | 20122 | 20311 | 1357 | 2251 | 378.5 | 173 | $314.8{ }^{\dagger}$ | $678.2^{\ddagger}$ | 87.7 | 28825 | 1429 | $\frac{\mathrm{fJ}}{\operatorname{conv}}$ |
| FOMS | 160.6 | 157.5 | 166.2* | 152.3 | 149.8 | 161.0 | 157.5 | 169.6 | 169.5 | $182.8^{\dagger}$ | $164.6{ }^{\ddagger}$ | 177.7 | 153.6 | 164.6 | dB |
| Bootstrap-free | Yes | Yes | Yes | Yes | Yes | Yes | No | No | No | Yes | Yes | Yes | Yes | Yes |  |
| Calibration-free | Yes | No | Yes | Yes | Yes | Yes | Yes | Yes | Yes | Yes | Yes | No | Yes | Yes |  |

Comparison of the CMOS ADCs with a dynamic range exceeding 90 dB and published in 2001-2014.
Table 5.2 * Derived from DR.

| $\dagger$ | $\begin{array}{l}\text { Derived from SNR. } \\ \ddagger \\ \\ \\ \end{array}$ Derived from SFDR. |
| :--- | :--- |



Figure 5.11 | Performance comparison of the CMOS ADCs with a dynamic range exceeding 90 dB and |
| :--- | :--- |
| published in 1997-2002 [3 8] and 2003-2015 [9 21]. |

Note: feature-compliant stands for bootstrapping- and calibration-free circuits.

### 5.2.3 Comparison with the State of the Art

As proposed in Section 1.4, the Schreier FOM, defined as FOMS $=$ SNDR + $10 \log (\mathrm{BW} / P)$, is preferred here for the comparison of the obtained $\Delta \Sigma$ ADC with other state-of-the-art high-resolution ADCs. The ADCs only exceeding a chosen $90-\mathrm{dB}$ DR threshold are eligible here as high-resolution and included in the comparison [3-21]. As summarized in Table 5.2 and plotted in Fig. 5.11, the performance achieved for this ADC cannot be directly compared with the performances reported in all selected works because of SNDR unavailability [4, [11, [18, 19] or non-compliance with the bootstrappingfree or calibration-free features [3, 6, 8, 10, 15,-17, 20, 21]. The measured $\Delta \Sigma$ ADC reaches the Schreier FOM of 164.6 dB . Regarding SNDR-based and feature-compliant works [5, 7, 9, 12, 14], this FOM presents the highest value, surpassing the nearest competitor [14 by 3.6 dB . Thus, we conclude that the state of the art of high-resolution ADCs without clock bootstrapping, analog calibration or digital compensation has been improved.

## Conclusions 6

### 6.1 Contributions

As a result of the research activities presented in this PhD thesis, the initial working hypotheses, firstly stated in Chapter 1, have been successively tested and confirmed:

By the use of novel analog design techniques both at the system and circuit levels, high-resolution and low-power state-of-the-art ADCs can be integrated in a low-cost standard CMOS technologies without needing any clock bootstrapping, analog calibration or digital post-compensation.

In order to achieve the above milestone in the field of analog and mixed integrate-circuit design, this PhD thesis presents the following contributions:

- A selection guide of the most suitable SC architecture for $\Delta \Sigma \mathrm{ADCs}$ in the therms of low-power circuit implementation.
- An efficient design framework based on open-source EDA tools for the optimization of $\Delta \Sigma \mathrm{ADCs}$ at the SC architectural level, but including the modeling of CMOS-circuit non-idealities.
- A new family of single-stage Class-AB OpAmps called variable-mirror amplifiers (VMAs), which invests dynamic peak currents at the output transistors only and does not require any internal frequencycompensation capacitor.
- Two types of Class-AB circuit sections for VMAs with very low sensitivity to both technology deviations and operational temeperatures.
- VMA circuit modifications to incorporate CMFB control and switchedOpAmp operation, as switched-VMA (SVMA), to save further power consumption.
- A mathematical analysis and algorithm for the sizing of SVMAs in SC circuits to optimize current consumption given the sampling-rate and dynamic-range specifications.
- A $1.25-\frac{\mathrm{V}}{\mathrm{\mu s}} \frac{\mathrm{pF}}{\mathrm{\mu W}}-$ FOM SVMA circuit example integrated in a standard 0.18 - $\mu \mathrm{m}$ 1P6M CMOS technology and experimental results.
- A 96.6-dB-SNDR $1.8-\mathrm{V} 7.9-\mathrm{mW} \Delta \Sigma \mathrm{M}$ circuit example integrated in a standard $0.18-\mu \mathrm{m}$ 1P6M CMOS technology and experimental results.
- The best FOMS published for high-resolution (DR $>90 \mathrm{~dB}$ ) ADCs without supply bootstrapping nor analog calibration.

Apart from the publication of my PhD studies about low-power CMOS read-out ICs for smart sensors [22, 23, 42 445 , the specific contributions of this PhD thesis are being disseminated through the following publications:

- S. Sutula, M. Dei, L. Terés, and F. Serra-Graells, "Class-AB SingleStage OpAmp for Low-Power Switched-Capacitor Circuits," in Proceedings of the IEEE International Symposium on Circuits and Systems, pp. 2081-2084, 2015.
- S. Sutula, M. Dei, L. Terés, and F. Serra-Graells, "Variable-Mirror Amplifier: A New Family of Process-Independent Class-AB SingleStage OpAmps for Low-Power SC Circuits," submitted to the IEEE Transactions on Circuits and Systems I.
- S. Sutula, M. Dei, L. Terés, and F. Serra-Graells, "A Calibration-Free 96.6-dB-SNDR Non-Bootstrapped 1.8-V 7.9-mW Delta-Sigma Modulator with Class-AB Single-Stage Switched-OpAmps," submitted to the IEEE International Symposium on Circuits and Systems, Montreal, 2016.

In conclusion, the improvement of the state of the art of high-resolution low-power and low-cost ADCs presented in this PhD thesis will benefit a wide range of smart-sensing applications such as high-precision industrial and scientific measurements or high-quality audio processing.

### 6.2 Future Work

The developed $\Delta \Sigma$-ADC integrated circuit can be used as a standalone product. Nevertheless, its integration on the same die with the sensor array is of interest to reduce the manufacturing and packaging costs and will be explored in the future.

The new version of the $\Delta \Sigma \mathrm{ADC}$ will be supplied with low-voltage differential signaling (LVDS) circuitry for digital communication and increased decoupling capacitors. The influence of these new features on the ADC performance will be also evaluated.

Although the single-bit $\Delta \Sigma$ topology avoids the need for the ADC calibration or digital compensation, a research will be conducted into the multi-bit $\Delta \Sigma$ topology to explore whether other useful parameter trade-offs can be achieved.

Concerning the developed low-current design proposals, they can be also reused in the low-voltage circuit design realm. The idea would be to provide more compatibility with low-voltage energy sources such as button cells and other non-standard alternatives like energy harvesters.

Finally, the usage of open-source software derived from the presented framework will be broaden to the layout design stages with contributions to the scientific community.

## References

[1] D. Puccinelli and M. Haenggi, "Wireless Sensor Networks: Applications and Challenges of Ubiquitous Sensing," IEEE Circuits and Systems Magazine, vol. 5, pp. 19-31, 2005.
[2] G. C. Temes, "Micropower Data Converters: A Tutorial," IEEE Transactions on Circuits and Systems II: Expressed Briefs, vol. 57, pp. 405410, 2010.
[3] K. Y. Leung, E. J. Swanson, K. Leung, and S. S. Zhu, "A 5V, 118dB $\Delta \Sigma$ Analog-to-Digital Converter for Wideband Digital Audio," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 218-219, 1997.
[4] E. Zwan, "A 2.3 mW CMOS $\Sigma \Delta$ Modulator for Audio Applications," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 220-221, 1997.
[5] Y. Matsuya and J. Terada, "1.2-V, 16-bit Audio A/D Converter With Suppressed Latch Error Noise," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 19-20, 1997.
[6] A. L. Coban and P. E. Allen, "A 1.5 V 1.0mW Audio $\Sigma \Delta$ Modulator
with 98dB Dynamic Range," in Proceedings of the International SolidState Circuits Conference, pp. 50-51, IEEE, 1999.
[7] Y. Geerts, M. Steyaert, and W. Sansen, "A 2.5MSample/s Multi-Bit $\Delta \Sigma$ CMOS ADC with 95dB SNR," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 336-337, 2000.
[8] K. Vleugels, S. Rabii, and B. A. Wooley, "A 2.5V Broadband MultiBit $\Delta \Sigma$ Modulator with 95 dB Dynamic Range," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 50-51, 2001.
[9] Y. Yang, A. Chokhawala, M. Alexander, J. Melanson, and D. Hester, "A 114-dB 68-mW Chopper-Stabilized Stereo Multi-bit Audio A/D Converter," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 56-477, 2003.
[10] K. Nguyen, B. Adams, K. Sweetland, H. Chen, and K. McLaughlin, "A 106dB SNR Hybrid Oversampling ADC for Digital Audio," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 176-591, 2005.
[11] R. Brewer, J. Gorbold, P. Hurrell, C. Lyden, R. Maurino, and M. Vickery, "A 100 dB SNR $2.5 \mathrm{MS} / \mathrm{s}$ Output Data Rate $\Delta \Sigma \mathrm{ADC}$," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 172-173, 2005.
[12] P. Morrow, M. Chamarro, C. Lyden, P. Ventura, A. Abo, A. Matamura, M. Keane, R. O'Brien, P. Minogue, J. Mansson, N. McGuinness, M. McGranaghan, and I. Ryan, "A 0.18 $\mu \mathrm{m} 102 \mathrm{~dB}-\mathrm{SNR}$ Mixed CT SC Audio-Band $\Delta \Sigma \mathrm{ADC}, "$ in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 178-592, 2005.
[13] P. Silva, L. Breems, K. Makinwa, R. Roovers, and J. Huijsing, "An 118dB DR CT IF-to-Baseband $\Sigma \Delta$ Modulator for AM/FM/IBOC Radio Receivers," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 151-160, 2006.
[14] M. Kim, G. Ahn, P. Hanumolu, S. Lee, S. Kim, S. You, J. Kim, G. Temes, and U. Moon, "A 0.9V 92dB Double-Sampled Switched-RC
$\Delta \Sigma$ Audio ADC," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 160-161, 2006.
[15] A. Agah, K. Vleugels, P. Griffin, M. Ronaghi, J. Plummer, and B. Wooley, "A High-Resolution Low-Power Oversampling ADC with Extended-Range for Bio-Sensor Arrays," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 244-245, 2007.
[16] H. Park, K. Nam, D. K. Su, K. Vleugels, and B. A. Wooley, "A 0.7-V 100-dB 870- $\mu \mathrm{W}$ Digital Audio $\Delta \Sigma$ Modulator," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 178-179, 2008.
[17] T. Christen, "A 15bit $140 \mu \mathrm{~W}$ Scalable-Bandwidth Inverter-Based Audio $\Delta \Sigma$ Modulator with $>78 \mathrm{~dB}$ PSRR," in Proceedings of the European Solid-State Circuits Conference, pp. 209-212, 2012.
[18] Y. Chae, K. Souri, and K. Makinwa, "A 6.3pW 20b Incremental ZoomADC with 6 ppm INL and $1 \mu \mathrm{~V}$ Offset," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 276-277, 2013.
[19] A. Bandyopadhyay, R. Adams, N. Khiem, P. Baginski, D. Lamb, and T. Tansley, "A 97.3 dB SNR, 600 kHz BW, 31 mW Multibit Continuous Time $\Delta \Sigma \mathrm{ADC}, "$ in Symposium on VLSI Circuits Digest of Technical Papers, pp. 1-2, 2014.
[20] A. Bannon, C. Hurrell, D. Hummerston, and C. Lyden, "An 18 b 5 MS/s SAR ADC with 100.2 dB Dynamic Range," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 1-2, 2014.
[21] L. Xu, B. Gönen, Q. Fan, J. Huijsing, and K. A. A. Makinwa, "A 110 dB SNR ADC with $\pm 30 \mathrm{~V}$ Input Common-Mode Range and $8 \mu \mathrm{~V}$ Offset for Current Sensing Applications," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 90-91, 2015.
[22] S. Sutula, J. Pallarès Cuxart, J. Gonzalo-Ruiz, F. Xavier MunozPascual, L. Terés, and F. Serra-Graells, "A 25-uW All-MOS Potentiostatic Delta-Sigma ADC for Smart Electrochemical Sensors," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 61, pp. 671-679, 2014.
[23] J. Pallarès, S. Sutula, J. Gonzalo-Ruiz, F. X. Muñoz-Pascual, L. Terés, and F. Serra-Graells, "A Low-Power MOS-Only Potentiostatic DeltaSigma ADC Architecture for Electrochemical Sensors," in Proceedings of the XIX Conference on Design of Circuits and Integrated Systems, 2014.
[24] M. Onabajo and J. Silva-Martinez, Analog Circuit Design for Process Variation-Resilient Systems-on-a-Chip. Springer, 2012.
[25] Y. K. Chen and S. Y. Kung, "Trend and Challenge on System-on-aChip Designs," Journal of Signal Processing Systems, vol. 53, pp. 217229, 2008.
[26] T. Ytterdal, Y. Cheng, and T. A. Fjeldly, Device Modeling for Analog and RF CMOS Circuit Design. John Wiley \& Sons, 2003.
[27] R. Schreier and G. Temes, Understanding Delta-Sigma Data Converters. John Wiley \& Sons, 2004.
[28] M. Ortmanns and F. Gerfers, Continuous-Time Sigma-Delta A/D Conversion. Springer, 2006.
[29] S. Sutula, M. Dei, L. Terés, and F. Serra-Graells, "Class-AB SingleStage OpAmp for Low-Power Switched-Capacitor Circuits," in Proceedings of the IEEE International Symposium on Circuits and Systems, pp. 2081-2084, 2015.
[30] L. G. A. Callewaert and W. M. C. Sansen, "Class AB CMOS Amplifiers with High Efficiency," IEEE Journal of Solid State Circuits, vol. 25, pp. 684-691, Jun 1990.
[31] A. J. López-Martín, S. Baswa, J. Ramirez-Angulo, and R. G. Carvajal, "Low-Voltage Super Class AB CMOS OTA Cells With Very High Slew Rate and Power Efficiency," IEEE Journal of Solid-State Circuits, vol. 40, pp. 1068-1077, 2005.
[32] J. Ramirez-Angulo, R. G. Carvajal, J. A. Galan, and A. Lopez-Martin, "A Free But Efficient Low-Voltage Class-AB Two-Stage Operational Amplifier," IEEE Transactions on Circuits and Systems II: Expressed Briefs, vol. 53, pp. 568-571, 2006.
[33] M. Yavary and O. Shoaei, "Very Low-Voltage, Low-Power and FastSettling OTA for Switched-Capacitor Applications," in Proceedings of the International Conference on Microelectronics, pp. 10-13, 2002.
[34] M. Figueiredo, R. Santos-Tavares, E. Santin, J. Ferreira, G. Evans, and J. Goes, "A Two-Stage Fully Differential Inverter-Based Self-Biased CMOS Amplifier With High Efficiency," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 58, pp. 1591-1603, 2011.
[35] M. R. Valero, S. Celma, N. Medrano, B. Calvo, and C. Azcona, "An Ultra Low-Power Low-Voltage Class AB CMOS Fully Differential OpAmp," in Proceedings of the IEEE International Symposium on Circuits and Systems, pp. 1967-1970, 2012.
[36] J. Crols and M. Steyaert, "Switched-OpAmp: An Approach to Realize Full CMOS Switched-Capacitor Circuits at Very Low Power Supply Voltages," IEEE Journal of Solid State Circuits, vol. 29, pp. 936-942, Aug 1994.
[37] C. C. Enz, F. Krummenacher, and E. A. Vittoz, "An Analytical MOS Transistor Model Valid in All Regions of Operation and Dedicated to Low-Voltage and Low-Current Applications," Journal of Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, vol. 8, no. 1, pp. 83-114, 1995.
[38] C. Galup-Montoro, M. Schneider, and A. Cunha, "A Current-Based MOSFET Bodel for Integrated Circuit Design," Low-Voltage/LowPower Integrated Circuits and Systems: Low-Voltage Mixed-Signal Circuits, pp. 7-55, 1999.
[39] S. Sutula, F. Vila, J. Pallarès, K. Sabine, L. Terés, and F. Serra-Graells, "Teaching Mixed-Mode Full-Custom VLSI Design with gaf, SpiceOpus and Glade," in Proceedings of the 10th European Workshop on Microelectronics Education, pp. 43-48, 2014.
[40] J. Pallarès, F. Vila, S. Sutula, K. Sabine, L. Terés, and F. Serra-Graells, "A Freeware EDA Framework for Teaching Mixed-Mode Full-Custom VLSI Design," in Proceedings of the XIX Conference on Design of Circuits and Integrated Systems, 2014.
[41] C.-M. Hsieh and H.-W. Chiu, "Sigma Delta Modulator Design Automation," in Proceedings of the International Conference on Communications, Circuits and Systems, pp. 1034-1038, 2007.
[42] S. Sutula, C. Ferrer, and F. Serra-Graells, "A 100 AA/Ch FullyIntegrable Lock-in Multi-Channel Frontend for Infrared Spectroscopic Gas Recognition," in Proceedings of the IEEE International Symposium on Circuits and Systems, pp. 2267-2270, 2010.
[43] S. Sutula, C. Ferrer, and F. Serra-Graells, "Design and Modeling of a $0.4 \mathrm{~mW} /$ Ch Multi-Channel Integrated Circuit for Infrared Gas Recognition," in Proceedings of the XXV Conference on Design of Circuits and Integrated Systems, pp. 226-271, 2010.
[44] S. Sutula, C. Ferrer, and F. Serra-Graells, "A $400 \mu W$ Hz-Range LockIn A/D Frontend Channel for Infrared Spectroscopic Gas Recognition," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 58, pp. 1561-1568, 2011.
[45] S. Sutula, C. Ferrer, and F. Serra-Graells, "Design and Modeling of a Low-Power Multi-Channel Integrated Circuit for Infrared Gas Recognition," Elsevier Microprocessors and Microsystems, vol. 36, pp. 355-364, 2012.
[46] R. J. van de Plassche, CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters. Kluwer Academic Publishers, 2003.
[47] F. Medeiro, A. Pérez-Verdú, and A. Rodríguez-Vázquez, eds., TopDown Design of High-Performance Sigma-Delta Modulators. Kluwer Academic Publishers, 1999.
[48] W. Kester, Analog-Digital Conversion. Analog Devices, Inc., 2004.
[49] B. V. Hieu, S. Beak, S. Choi, J. Seon, and T. T. Jeong, "Thermometer-to-binary Encoder with Bubble Error Correction (BEC) Circuit for Flash Analog-to-Digital Converter (FADC)," in Proceedings of the Communications and Electronics International Conference, pp. 102106, 2010.
[50] C. Moreland, M. Elliott, F. Murden, J. Young, M. Hensley, and R. Stop, "A 14b 100MSample/s 3-Stage A/D Converter," in Proceedings of the IEEE International Solid-State Circuits Conference, pp. 34-35, 2000.
[51] I. Ahmed, Pipelined ADC Design and Enhancement Techniques. Springer, 2010.
[52] B. Murmann, "ADC Performance Survey 1997-2015." Available online: www.stanford.edu/~murmann/adcsurvey.html, 2015.
[53] J. M. de la Rosa, "Sigma-Delta Modulators: Tutorial Overview, Design Guide, and State-of-the-Art Survey," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 58, pp. 1-21, 2011.
[54] B. E. Jonsson, "A Survey of A/D-Converter Performance Evolution," in Proceedings of the International Conference on Electronics, Circuits, and Systems, pp. 766-769, 2010.
[55] H. Zhang, M. M. Elsayed, and E. Sánchez-Sinencio, "New Applications and Technology Scaling Driving Next Generation A/D Converters," in Proceedings of the European Conference on Circuit Theory and Design, pp. 109-112, 2009.
[56] M. Wang, T. L. Mayugh, S. H. K. Embabi, and E. Sánchez-Sinencio, "Constant- $g_{m}$ Rail-to-Rail CMOS Op-Amp Input Stage with Overlapped Transition Regions," IEEE Journal of Solid State Circuits, vol. 34, pp. 148-156, Feb 1998.
[57] K.-J. deLangen and J. H. Huijsing, "Compact Low-Voltage PowerEfficient Operational Amplifier Cells for VLSI," IEEE Journal of Solid State Circuits, vol. 33, pp. 1482-1496, Oct 1998.
[58] J. F. Duque-Carrillo, J. L. Alusín, G. Torelli, J. M. Valverde, and M. A. Domínguez, "1-V Rail-to-Rail Operational Amplifiers in Standard CMOS Technology," IEEE Journal of Solid State Circuits, vol. 35, pp. 33-43, Jan 2000.
[59] G. Ferri, W. Sansen, and V. Peluso, "A Low-Voltage Fully-Differential Constant-Gm Rail-to-Rail CMOS Operational Amplifier," Journal of Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, vol. 16, pp. 5-15, 1998.
[60] B. J. Blalock, P. E. Allen, and G. A. Rincon-Mora, "Designing 1-V Op Amps Using Standard Digital CMOS Technology," IEEE Transactions on Circuits and Systems-II, vol. 45, pp. 769-779, Jul 1998.
[61] O. A. Adeniran and A. Demosthenous, "Constant-Resistance CMOS Input Sampling Switch for GSM/WCDMA High Dynamic Range $\Delta \Sigma$ Modulators," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 55, pp. 3234-3245, 2008.
[62] K. Lee, M. R. Miller, and G. C. Temes, "An $8.1 \mathrm{~mW}, 82 \mathrm{~dB}$ DeltaSigma ADC with 1.9 MHz BW and -98 dB THD," in Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 93-96, 2008.
[63] L. Liu, D. Li, Y. Ye, and Z. Wang, "A 92.4dB SNDR $24 \mathrm{kHz} \Delta \Sigma$ Modulator Consuming $352 \mu \mathrm{~W}$," in Proceedings of the International Symposium on Low Power Electronics and Design, pp. 351-356, 2011.
[64] J. K. Fiorenza, T. Sepke, P. Holloway, C. G. Sodini, and H.-S. Lee, "Comparator-Based Switched-Capacitor Circuits for Scaled CMOS Technologies," IEEE Journal of Solid-State Circuits, vol. 41, pp. 26582668, 2006.
[65] R. H. M. van Veldhoven, R. Rutten, and L. J. Breems, "An InverterBased Hybrid $\Sigma \Delta$ Modulator," in Proceedings of The International Solid-State Circuits Conference, pp. 492-493, 2008.
[66] Y. Chae and G. Han, "Low Voltage, Low Power, Inverter-Based Switched-Capacitor Delta-Sigma Modulator," IEEE Journal of SolidState Circuits, vol. 44, pp. 458-472, 2009.
[67] K. Cornelissens and M. Steyaert, "Comparator-Based SwitchedCapacitor Delta-Sigma A/D Converters," in Proceedings of the Workshop on Advances in Analog Circuit Design, pp. 155-176, 2010.
[68] F. Michel and M. S. J. Steyaert, "A $250 \mathrm{mV} 7.5 \mathrm{\mu W} 61 \mathrm{~dB}$ SNDR SC $\Delta \Sigma$ Modulator Using Near-Threshold-Voltage-Biased Inverter Amplifiers in 130 nm CMOS," IEEE Journal of Solid-State Circuits, vol. 47, pp. 709-721, 2012.
[69] F. Tang, B. Wang, and A. Bermak, "80dB Dynamic Range 100KHz Bandwidth Inverter-Based $\Delta \Sigma$ ADC for CMOS Image Sensor," in Proceedings of the IEEE International Symposium on Circuits and Systems, pp. 3094-3097, 2012.
[70] T. Christen, "A 15-bit 140- $\mu \mathrm{W}$ Scalable-Bandwidth Inverter-Based $\Delta \Sigma$ Modulator for a MEMS Microphone With Digital Output," IEEE Journal of Solid-State Circuits, vol. 48, pp. 1605-1614, 2013.
[71] R. Walden, "Analog-to-digital Converter Survey and Analysis," IEEE Journal on Selected Areas in Communications, vol. 17, pp. 539-550, 1999.
[72] J. Silva, U. Moon, J. Steensgaard, and G. C. Temes, "A Wideband Low-Distortion Delta-Sigma ADC Topology," IEEE Electronics Letters, vol. 37, pp. 737-738, 2001.
[73] S. Porrazzo, F. Cannillo, C. V. Hoof, E. Cantatore, and A. H. M. van Roermund, "A Power-Optimal Design Methodology for HighResolution Low-Bandwidth SC $\Delta \Sigma$ Modulators," IEEE Transactions on Instrumentation and Measurement, vol. 61, pp. 2896-2904, 2012.
[74] A. Gharbiya and D. A. Johns, "On The Implementation of InputFeedforward Delta-Sigma Modulators," IEEE Transactions on Circuits and Systems II: Expressed Briefs, vol. 53, pp. 453-457, 2006.
[75] G. Suárez, M. Jiménez, and F. O. Fernández, "Behavioral Modeling Methods for Switched-Capacitor $\Sigma \Delta$ Modulators," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 52, pp. 1236-1244, 2007.
[76] L. Jian-ming, "Modeling Non-idealities of Sigma Delta ADC in Simulink," in Proceedings of the International Conference on Communications, Circuits and Systems, pp. 1040-1043, 2008.
[77] L. Yao, M. Steyaert, and W. Sansen, Low-Power Low-Voltage SigmaDelta Modulators in Nanometer CMOS. Springer, 2006.
[78] B. Murmann, "Thermal Noise in Track-and-Hold Circuits: Analysis and Simulation Techniques," IEEE Solid-State Circuits Magazine, vol. 4, pp. 46-54, Jun 2012.
[79] H. Zare-Hoseini, I. Kale, and O. Shoaei, "Modeling of SwitchedCapacitor Delta-Sigma Modulators in SIMULINK," IEEE Transactions on Instrumentation and Measurement, vol. 54, pp. 1646-1654, 2005.
[80] D. J. Comer and D. T. Comer, "Operation of Analog MOS Circuits in the Weak or Moderate Inversion Region," IEEE Transactions on Education, vol. 52, pp. 430-435, 2004.
[81] H. Shichman and D. Hodges, "Modeling and Simulation of InsulatedGate Field-Effect Transistor Switching Circuits," IEEE Journal of Solid-State Circuits, vol. 13, pp. 285-289, 1968.
[82] V. C. Vincence, C. Galup-Montoro, and M. C. Schneider, "A HighSwing MOS Cascode Bias Circuit," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 47, pp. 13251328, 2000.
[83] P. Aguirre and F. Silveira, "Bias Circuit Design for Low-Voltage Cascode Transistors," in Proceedings of the 19th Annual Symposium on Integrated Circuits and Systems Design, pp. 94-97, 2006.
[84] B. Razavi, Design of Analog CMOS Integrated Circuits. McGraw-Hill, 2001.
[85] MATLAB, Language Reference Manual. Version 5. The MathWorks, Inc., 1997.
[86] W. Stein, SAGE Reference Manual. The Sage Development Team, 2007.
[87] G. van Rossum and F. L. Drake, The Python Language Reference. Release 3.2.3. Python Software Foundation, 2012.
[88] "The gEDA Project." http://www.geda-project.org/. Accessed: 2010-01-10.
[89] "Cadence Custom IC Design." http://www.cadence.com/products/ cic/. Accessed: 2013-07-09.
[90] L. Yao, M. Steyaert, and W. Sansen, "A 1-V, 1-MSs, 88-dB SigmaDelta Modulator in 0.13- 1 m Digital CMOS Technology," in Symposium on VLSI Circuits Digest of Technical Papers, pp. 180-183, 2005.
[91] F. Maloberti, Analog Design for CMOS VLSI Systems. Kluwer Academic Publishers, 2001.
[92] A. Yukawa, "A CMOS 8-Bit High-Speed A/D Converter IC," IEEE Journal of Solid-State Circuits, vol. 20, pp. 775-779, 1985.
[93] A. Hastings, The Art of Analog Layout. Prentice Hall, 2005.

